1 /*
2  * Copyright 2008 Extreme Engineering Solutions, Inc.
3  * Copyright 2004-2008 Freescale Semiconductor, Inc.
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  */
7 
8 /*
9  * xpedite520x board configuration file
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_BOOKE		1	/* BOOKE */
18 #define CONFIG_E500		1	/* BOOKE e500 family */
19 #define CONFIG_XPEDITE5200	1
20 #define CONFIG_SYS_BOARD_NAME	"XPedite5200"
21 #define CONFIG_SYS_FORM_PMC_XMC	1
22 #define CONFIG_BOARD_EARLY_INIT_R	/* Call board_pre_init */
23 
24 #ifndef CONFIG_SYS_TEXT_BASE
25 #define CONFIG_SYS_TEXT_BASE	0xfff80000
26 #endif
27 
28 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
29 #define CONFIG_PCI1		1	/* PCI controller 1 */
30 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
31 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
32 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
33 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
34 
35 /*
36  * DDR config
37  */
38 #define CONFIG_SYS_FSL_DDR2
39 #undef CONFIG_FSL_DDR_INTERACTIVE
40 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
41 #define CONFIG_DDR_SPD
42 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
43 #define SPD_EEPROM_ADDRESS		0x54
44 #define CONFIG_NUM_DDR_CONTROLLERS	1
45 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
46 #define CONFIG_CHIP_SELECTS_PER_CTRL	2
47 #define CONFIG_DDR_ECC
48 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
49 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
50 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
51 #define CONFIG_VERY_BIG_RAM
52 
53 #define CONFIG_SYS_CLK_FREQ	66666666
54 
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_L2_CACHE			/* toggle L2 cache */
59 #define CONFIG_BTB			/* toggle branch predition */
60 #define CONFIG_ENABLE_36BIT_PHYS	1
61 
62 #define CONFIG_SYS_CCSRBAR		0xef000000
63 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
64 
65 /*
66  * Diagnostics
67  */
68 #define CONFIG_SYS_ALT_MEMTEST
69 #define CONFIG_SYS_MEMTEST_START	0x10000000
70 #define CONFIG_SYS_MEMTEST_END		0x20000000
71 #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
72 					 CONFIG_SYS_POST_I2C)
73 #define I2C_ADDR_LIST			{CONFIG_SYS_I2C_MAX1237_ADDR,	\
74 					 CONFIG_SYS_I2C_EEPROM_ADDR,	\
75 					 CONFIG_SYS_I2C_PCA953X_ADDR0,	\
76 					 CONFIG_SYS_I2C_PCA953X_ADDR1,	\
77 					 CONFIG_SYS_I2C_RTC_ADDR}
78 
79 /*
80  * Memory map
81  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
82  * 0x8000_0000	0xbfff_ffff	PCI1 Mem		1G non-cacheable
83  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
84  * 0xe800_0000	0xe87f_ffff	PCI1 IO			8M non-cacheable
85  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
86  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
87  * 0xf800_0000	0xfbff_ffff	NOR Flash 2		64M non-cacheable
88  * 0xfc00_0000	0xffff_ffff	NOR Flash 1		64M non-cacheable
89  */
90 
91 #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
92 
93 /*
94  * NAND flash configuration
95  */
96 #define CONFIG_SYS_NAND_BASE		0xef800000
97 #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
98 #define CONFIG_SYS_MAX_NAND_DEVICE	1
99 #define CONFIG_NAND_ACTL
100 #define CONFIG_SYS_NAND_ACTL_CLE	(1 << 3)	/* ADDR3 is CLE */
101 #define CONFIG_SYS_NAND_ACTL_ALE	(1 << 4)	/* ADDR4 is ALE */
102 #define CONFIG_SYS_NAND_ACTL_NCE	(0)		/* NCE not controlled by ADDR */
103 #define CONFIG_SYS_NAND_ACTL_DELAY	25
104 
105 /*
106  * NOR flash configuration
107  */
108 #define CONFIG_SYS_FLASH_BASE		0xfc000000
109 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
110 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
111 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
112 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
113 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
114 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
115 #define CONFIG_FLASH_CFI_DRIVER
116 #define CONFIG_SYS_FLASH_CFI
117 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
118 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
119 						  {0xfbf40000, 0xc0000} }
120 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
121 
122 /*
123  * Chip select configuration
124  */
125 /* NOR Flash 0 on CS0 */
126 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
127 				 BR_PS_16		| \
128 				 BR_V)
129 #define CONFIG_SYS_OR0_PRELIM	(OR_AM_64MB		| \
130 				 OR_GPCM_ACS_DIV4	| \
131 				 OR_GPCM_SCY_8)
132 
133 /* NOR Flash 1 on CS1 */
134 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
135 				 BR_PS_16		| \
136 				 BR_V)
137 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
138 
139 /* NAND flash on CS2 */
140 #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
141 				 BR_PS_8		| \
142 				 BR_V)
143 
144 /* NAND flash on CS2 */
145 #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB		| \
146 				 OR_GPCM_BCTLD		| \
147 				 OR_GPCM_CSNT		| \
148 				 OR_GPCM_ACS_DIV4	| \
149 				 OR_GPCM_SCY_4		| \
150 				 OR_GPCM_TRLX		| \
151 				 OR_GPCM_EHTR)
152 
153 /* NAND flash on CS3 */
154 #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
155 				 BR_PS_8		| \
156 				 BR_V)
157 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
158 
159 /*
160  * Use L1 as initial stack
161  */
162 #define CONFIG_SYS_INIT_RAM_LOCK	1
163 #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
164 #define CONFIG_SYS_INIT_RAM_SIZE		0x4000
165 
166 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
167 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
168 
169 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
170 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
171 
172 /*
173  * Serial Port
174  */
175 #define CONFIG_CONS_INDEX		1
176 #define CONFIG_SYS_NS16550_SERIAL
177 #define CONFIG_SYS_NS16550_REG_SIZE	1
178 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
179 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
180 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
181 #define CONFIG_SYS_BAUDRATE_TABLE	\
182 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
183 #define CONFIG_BAUDRATE			115200
184 #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
185 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
186 
187 /*
188  * I2C
189  */
190 #define CONFIG_SYS_I2C
191 #define CONFIG_SYS_I2C_FSL
192 #define CONFIG_SYS_FSL_I2C_SPEED	400000
193 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
194 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
195 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
196 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
197 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
198 
199 /* I2C EEPROM */
200 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
201 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
202 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
203 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
204 
205 /* I2C RTC */
206 #define CONFIG_RTC_M41T11			1
207 #define CONFIG_SYS_I2C_RTC_ADDR			0x68
208 #define CONFIG_SYS_M41T11_BASE_YEAR		2000
209 
210 /* GPIO */
211 #define CONFIG_PCA953X
212 #define CONFIG_SYS_I2C_PCA953X_ADDR0		0x18
213 #define CONFIG_SYS_I2C_PCA953X_ADDR1		0x19
214 #define CONFIG_SYS_I2C_PCA953X_ADDR		CONFIG_SYS_I2C_PCA953X_ADDR0
215 
216 /* PCA957 @ 0x18 */
217 #define CONFIG_SYS_PCA953X_BRD_CFG0		0x01
218 #define CONFIG_SYS_PCA953X_BRD_CFG1		0x02
219 #define CONFIG_SYS_PCA953X_BRD_CFG2		0x04
220 #define CONFIG_SYS_PCA953X_XMC_ROOT0		0x08
221 #define CONFIG_SYS_PCA953X_FLASH_PASS_CS	0x10
222 #define CONFIG_SYS_PCA953X_NVM_WP		0x20
223 #define CONFIG_SYS_PCA953X_MONARCH		0x40
224 #define CONFIG_SYS_PCA953X_EREADY		0x80
225 
226 /* PCA957 @ 0x19 */
227 #define CONFIG_SYS_PCA953X_P14_IO0		0x01
228 #define CONFIG_SYS_PCA953X_P14_IO1		0x02
229 #define CONFIG_SYS_PCA953X_P14_IO2		0x04
230 #define CONFIG_SYS_PCA953X_P14_IO3		0x08
231 #define CONFIG_SYS_PCA953X_P14_IO4		0x10
232 #define CONFIG_SYS_PCA953X_P14_IO5		0x20
233 #define CONFIG_SYS_PCA953X_P14_IO6		0x40
234 #define CONFIG_SYS_PCA953X_P14_IO7		0x80
235 
236 /* 12-bit ADC used to measure CPU diode */
237 #define CONFIG_SYS_I2C_MAX1237_ADDR		0x34
238 
239 /*
240  * General PCI
241  * Memory space is mapped 1-1, but I/O space must start from 0.
242  */
243 #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
244 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS
245 #define CONFIG_SYS_PCI1_MEM_SIZE	0x40000000	/* 1G */
246 #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
247 #define CONFIG_SYS_PCI1_IO_PHYS		0xe8000000
248 #define CONFIG_SYS_PCI1_IO_SIZE		0x00800000	/* 1M */
249 
250 /*
251  * Networking options
252  */
253 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
254 #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
255 #define CONFIG_MII		1	/* MII PHY management */
256 #define CONFIG_ETHPRIME		"eTSEC1"
257 
258 #define CONFIG_TSEC1		1
259 #define CONFIG_TSEC1_NAME	"eTSEC1"
260 #define TSEC1_FLAGS		TSEC_GIGABIT
261 #define TSEC1_PHY_ADDR		1
262 #define TSEC1_PHYIDX		0
263 #define CONFIG_HAS_ETH0
264 
265 #define CONFIG_TSEC2		1
266 #define CONFIG_TSEC2_NAME	"eTSEC2"
267 #define TSEC2_FLAGS		TSEC_GIGABIT
268 #define TSEC2_PHY_ADDR		2
269 #define TSEC2_PHYIDX		0
270 #define CONFIG_HAS_ETH1
271 
272 #define CONFIG_TSEC3	1
273 #define CONFIG_TSEC3_NAME	"eTSEC3"
274 #define TSEC3_FLAGS		TSEC_GIGABIT
275 #define TSEC3_PHY_ADDR		3
276 #define TSEC3_PHYIDX		0
277 #define CONFIG_HAS_ETH2
278 
279 #define CONFIG_TSEC4	1
280 #define CONFIG_TSEC4_NAME	"eTSEC4"
281 #define TSEC4_FLAGS		TSEC_GIGABIT
282 #define TSEC4_PHY_ADDR		4
283 #define TSEC4_PHYIDX		0
284 #define CONFIG_HAS_ETH3
285 
286 /*
287  * BOOTP options
288  */
289 #define CONFIG_BOOTP_BOOTFILESIZE
290 #define CONFIG_BOOTP_BOOTPATH
291 #define CONFIG_BOOTP_GATEWAY
292 
293 /*
294  * Command configuration.
295  */
296 #define CONFIG_CMD_DATE
297 #define CONFIG_CMD_EEPROM
298 #define CONFIG_CMD_JFFS2
299 #define CONFIG_CMD_NAND
300 #define CONFIG_CMD_PCA953X
301 #define CONFIG_CMD_PCA953X_INFO
302 #define CONFIG_CMD_PCI
303 #define CONFIG_CMD_PCI_ENUM
304 #define CONFIG_CMD_REGINFO
305 
306 /*
307  * Miscellaneous configurable options
308  */
309 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
310 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
311 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
312 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
313 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
314 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
315 #define CONFIG_CMDLINE_EDITING	1		/* add command line history	*/
316 #define CONFIG_AUTO_COMPLETE	1		/* add autocompletion support */
317 #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
318 #define CONFIG_PANIC_HANG			/* do not reset board on panic */
319 #define CONFIG_PREBOOT				/* enable preboot variable */
320 #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
321 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
322 
323 /*
324  * For booting Linux, the board info and command line data
325  * have to be in the first 16 MB of memory, since this is
326  * the maximum mapped by the Linux kernel during initialization.
327  */
328 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
329 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
330 
331 /*
332  * Environment Configuration
333  */
334 #define CONFIG_ENV_IS_IN_FLASH	1
335 #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
336 #define CONFIG_ENV_SIZE		0x8000
337 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
338 
339 /*
340  * Flash memory map:
341  * fff80000 - ffffffff     Pri U-Boot (512 KB)
342  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
343  * fff00000 - fff3ffff     Pri FDT (256KB)
344  * fef00000 - ffefffff     Pri OS image (16MB)
345  * fc000000 - feefffff     Pri OS Use/Filesystem (47MB)
346  *
347  * fbf80000 - fbffffff     Sec U-Boot (512 KB)
348  * fbf40000 - fbf7ffff     Sec U-Boot Environment (256 KB)
349  * fbf00000 - fbf3ffff     Sec FDT (256KB)
350  * faf00000 - fbefffff     Sec OS image (16MB)
351  * f8000000 - faefffff     Sec OS Use/Filesystem (47MB)
352  */
353 #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
354 #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xfbf80000)
355 #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
356 #define CONFIG_FDT2_ENV_ADDR	__stringify(0xfbf00000)
357 #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
358 #define CONFIG_OS2_ENV_ADDR	__stringify(0xfaf00000)
359 
360 #define CONFIG_PROG_UBOOT1						\
361 	"$download_cmd $loadaddr $ubootfile; "				\
362 	"if test $? -eq 0; then "					\
363 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
364 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
365 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
366 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
367 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
368 		"if test $? -ne 0; then "				\
369 			"echo PROGRAM FAILED; "				\
370 		"else; "						\
371 			"echo PROGRAM SUCCEEDED; "			\
372 		"fi; "							\
373 	"else; "							\
374 		"echo DOWNLOAD FAILED; "				\
375 	"fi;"
376 
377 #define CONFIG_PROG_UBOOT2						\
378 	"$download_cmd $loadaddr $ubootfile; "				\
379 	"if test $? -eq 0; then "					\
380 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
381 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
382 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
383 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
384 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
385 		"if test $? -ne 0; then "				\
386 			"echo PROGRAM FAILED; "				\
387 		"else; "						\
388 			"echo PROGRAM SUCCEEDED; "			\
389 		"fi; "							\
390 	"else; "							\
391 		"echo DOWNLOAD FAILED; "				\
392 	"fi;"
393 
394 #define CONFIG_BOOT_OS_NET						\
395 	"$download_cmd $osaddr $osfile; "				\
396 	"if test $? -eq 0; then "					\
397 		"if test -n $fdtaddr; then "				\
398 			"$download_cmd $fdtaddr $fdtfile; "		\
399 			"if test $? -eq 0; then "			\
400 				"bootm $osaddr - $fdtaddr; "		\
401 			"else; "					\
402 				"echo FDT DOWNLOAD FAILED; "		\
403 			"fi; "						\
404 		"else; "						\
405 			"bootm $osaddr; "				\
406 		"fi; "							\
407 	"else; "							\
408 		"echo OS DOWNLOAD FAILED; "				\
409 	"fi;"
410 
411 #define CONFIG_PROG_OS1							\
412 	"$download_cmd $osaddr $osfile; "				\
413 	"if test $? -eq 0; then "					\
414 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
415 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
416 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
417 		"if test $? -ne 0; then "				\
418 			"echo OS PROGRAM FAILED; "			\
419 		"else; "						\
420 			"echo OS PROGRAM SUCCEEDED; "			\
421 		"fi; "							\
422 	"else; "							\
423 		"echo OS DOWNLOAD FAILED; "				\
424 	"fi;"
425 
426 #define CONFIG_PROG_OS2							\
427 	"$download_cmd $osaddr $osfile; "				\
428 	"if test $? -eq 0; then "					\
429 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
430 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
431 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
432 		"if test $? -ne 0; then "				\
433 			"echo OS PROGRAM FAILED; "			\
434 		"else; "						\
435 			"echo OS PROGRAM SUCCEEDED; "			\
436 		"fi; "							\
437 	"else; "							\
438 		"echo OS DOWNLOAD FAILED; "				\
439 	"fi;"
440 
441 #define CONFIG_PROG_FDT1						\
442 	"$download_cmd $fdtaddr $fdtfile; "				\
443 	"if test $? -eq 0; then "					\
444 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
445 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
446 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
447 		"if test $? -ne 0; then "				\
448 			"echo FDT PROGRAM FAILED; "			\
449 		"else; "						\
450 			"echo FDT PROGRAM SUCCEEDED; "			\
451 		"fi; "							\
452 	"else; "							\
453 		"echo FDT DOWNLOAD FAILED; "				\
454 	"fi;"
455 
456 #define CONFIG_PROG_FDT2						\
457 	"$download_cmd $fdtaddr $fdtfile; "				\
458 	"if test $? -eq 0; then "					\
459 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
460 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
461 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
462 		"if test $? -ne 0; then "				\
463 			"echo FDT PROGRAM FAILED; "			\
464 		"else; "						\
465 			"echo FDT PROGRAM SUCCEEDED; "			\
466 		"fi; "							\
467 	"else; "							\
468 		"echo FDT DOWNLOAD FAILED; "				\
469 	"fi;"
470 
471 #define	CONFIG_EXTRA_ENV_SETTINGS					\
472 	"autoload=yes\0"						\
473 	"download_cmd=tftp\0"						\
474 	"console_args=console=ttyS0,115200\0"				\
475 	"root_args=root=/dev/nfs rw\0"					\
476 	"misc_args=ip=on\0"						\
477 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
478 	"bootfile=/home/user/file\0"					\
479 	"osfile=/home/user/board.uImage\0"				\
480 	"fdtfile=/home/user/board.dtb\0"				\
481 	"ubootfile=/home/user/u-boot.bin\0"				\
482 	"fdtaddr=0x1e00000\0"						\
483 	"osaddr=0x1000000\0"						\
484 	"loadaddr=0x1000000\0"						\
485 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
486 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
487 	"prog_os1="CONFIG_PROG_OS1"\0"					\
488 	"prog_os2="CONFIG_PROG_OS2"\0"					\
489 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
490 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
491 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
492 	"bootcmd_flash1=run set_bootargs; "				\
493 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
494 	"bootcmd_flash2=run set_bootargs; "				\
495 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
496 	"bootcmd=run bootcmd_flash1\0"
497 #endif	/* __CONFIG_H */
498