1 /*
2  * Copyright 2008 Extreme Engineering Solutions, Inc.
3  * Copyright 2004-2008 Freescale Semiconductor, Inc.
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  */
7 
8 /*
9  * xpedite520x board configuration file
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_SYS_BOARD_NAME	"XPedite5200"
18 #define CONFIG_SYS_FORM_PMC_XMC	1
19 
20 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
21 #define CONFIG_PCI1		1	/* PCI controller 1 */
22 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
23 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
24 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
25 
26 /*
27  * DDR config
28  */
29 #undef CONFIG_FSL_DDR_INTERACTIVE
30 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
31 #define CONFIG_DDR_SPD
32 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
33 #define SPD_EEPROM_ADDRESS		0x54
34 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
35 #define CONFIG_CHIP_SELECTS_PER_CTRL	2
36 #define CONFIG_DDR_ECC
37 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
38 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
39 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
40 #define CONFIG_VERY_BIG_RAM
41 
42 #define CONFIG_SYS_CLK_FREQ	66666666
43 
44 /*
45  * These can be toggled for performance analysis, otherwise use default.
46  */
47 #define CONFIG_L2_CACHE			/* toggle L2 cache */
48 #define CONFIG_BTB			/* toggle branch predition */
49 #define CONFIG_ENABLE_36BIT_PHYS	1
50 
51 #define CONFIG_SYS_CCSRBAR		0xef000000
52 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
53 
54 /*
55  * Diagnostics
56  */
57 #define CONFIG_SYS_MEMTEST_START	0x10000000
58 #define CONFIG_SYS_MEMTEST_END		0x20000000
59 #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
60 					 CONFIG_SYS_POST_I2C)
61 #define I2C_ADDR_LIST			{CONFIG_SYS_I2C_MAX1237_ADDR,	\
62 					 CONFIG_SYS_I2C_EEPROM_ADDR,	\
63 					 CONFIG_SYS_I2C_PCA953X_ADDR0,	\
64 					 CONFIG_SYS_I2C_PCA953X_ADDR1,	\
65 					 CONFIG_SYS_I2C_RTC_ADDR}
66 
67 /*
68  * Memory map
69  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
70  * 0x8000_0000	0xbfff_ffff	PCI1 Mem		1G non-cacheable
71  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
72  * 0xe800_0000	0xe87f_ffff	PCI1 IO			8M non-cacheable
73  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
74  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
75  * 0xf800_0000	0xfbff_ffff	NOR Flash 2		64M non-cacheable
76  * 0xfc00_0000	0xffff_ffff	NOR Flash 1		64M non-cacheable
77  */
78 
79 #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
80 
81 /*
82  * NAND flash configuration
83  */
84 #define CONFIG_SYS_NAND_BASE		0xef800000
85 #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
86 #define CONFIG_SYS_MAX_NAND_DEVICE	1
87 #define CONFIG_NAND_ACTL
88 #define CONFIG_SYS_NAND_ACTL_CLE	(1 << 3)	/* ADDR3 is CLE */
89 #define CONFIG_SYS_NAND_ACTL_ALE	(1 << 4)	/* ADDR4 is ALE */
90 #define CONFIG_SYS_NAND_ACTL_NCE	(0)		/* NCE not controlled by ADDR */
91 #define CONFIG_SYS_NAND_ACTL_DELAY	25
92 
93 /*
94  * NOR flash configuration
95  */
96 #define CONFIG_SYS_FLASH_BASE		0xfc000000
97 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
98 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
99 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
100 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
101 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
102 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
103 #define CONFIG_FLASH_CFI_DRIVER
104 #define CONFIG_SYS_FLASH_CFI
105 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
106 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
107 						  {0xfbf40000, 0xc0000} }
108 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
109 
110 /*
111  * Chip select configuration
112  */
113 /* NOR Flash 0 on CS0 */
114 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
115 				 BR_PS_16		| \
116 				 BR_V)
117 #define CONFIG_SYS_OR0_PRELIM	(OR_AM_64MB		| \
118 				 OR_GPCM_ACS_DIV4	| \
119 				 OR_GPCM_SCY_8)
120 
121 /* NOR Flash 1 on CS1 */
122 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
123 				 BR_PS_16		| \
124 				 BR_V)
125 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
126 
127 /* NAND flash on CS2 */
128 #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
129 				 BR_PS_8		| \
130 				 BR_V)
131 
132 /* NAND flash on CS2 */
133 #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB		| \
134 				 OR_GPCM_BCTLD		| \
135 				 OR_GPCM_CSNT		| \
136 				 OR_GPCM_ACS_DIV4	| \
137 				 OR_GPCM_SCY_4		| \
138 				 OR_GPCM_TRLX		| \
139 				 OR_GPCM_EHTR)
140 
141 /* NAND flash on CS3 */
142 #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
143 				 BR_PS_8		| \
144 				 BR_V)
145 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
146 
147 /*
148  * Use L1 as initial stack
149  */
150 #define CONFIG_SYS_INIT_RAM_LOCK	1
151 #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
152 #define CONFIG_SYS_INIT_RAM_SIZE		0x4000
153 
154 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
155 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
156 
157 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
158 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
159 
160 /*
161  * Serial Port
162  */
163 #define CONFIG_SYS_NS16550_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE	1
165 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
166 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
167 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
168 #define CONFIG_SYS_BAUDRATE_TABLE	\
169 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
170 #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
171 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
172 
173 /*
174  * I2C
175  */
176 #define CONFIG_SYS_I2C
177 #define CONFIG_SYS_I2C_FSL
178 #define CONFIG_SYS_FSL_I2C_SPEED	400000
179 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
180 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
181 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
182 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
183 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
184 
185 /* I2C EEPROM */
186 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
187 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
188 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
189 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
190 
191 /* I2C RTC */
192 #define CONFIG_RTC_M41T11			1
193 #define CONFIG_SYS_I2C_RTC_ADDR			0x68
194 #define CONFIG_SYS_M41T11_BASE_YEAR		2000
195 
196 /* GPIO */
197 #define CONFIG_PCA953X
198 #define CONFIG_SYS_I2C_PCA953X_ADDR0		0x18
199 #define CONFIG_SYS_I2C_PCA953X_ADDR1		0x19
200 #define CONFIG_SYS_I2C_PCA953X_ADDR		CONFIG_SYS_I2C_PCA953X_ADDR0
201 
202 /* PCA957 @ 0x18 */
203 #define CONFIG_SYS_PCA953X_BRD_CFG0		0x01
204 #define CONFIG_SYS_PCA953X_BRD_CFG1		0x02
205 #define CONFIG_SYS_PCA953X_BRD_CFG2		0x04
206 #define CONFIG_SYS_PCA953X_XMC_ROOT0		0x08
207 #define CONFIG_SYS_PCA953X_FLASH_PASS_CS	0x10
208 #define CONFIG_SYS_PCA953X_NVM_WP		0x20
209 #define CONFIG_SYS_PCA953X_MONARCH		0x40
210 #define CONFIG_SYS_PCA953X_EREADY		0x80
211 
212 /* PCA957 @ 0x19 */
213 #define CONFIG_SYS_PCA953X_P14_IO0		0x01
214 #define CONFIG_SYS_PCA953X_P14_IO1		0x02
215 #define CONFIG_SYS_PCA953X_P14_IO2		0x04
216 #define CONFIG_SYS_PCA953X_P14_IO3		0x08
217 #define CONFIG_SYS_PCA953X_P14_IO4		0x10
218 #define CONFIG_SYS_PCA953X_P14_IO5		0x20
219 #define CONFIG_SYS_PCA953X_P14_IO6		0x40
220 #define CONFIG_SYS_PCA953X_P14_IO7		0x80
221 
222 /* 12-bit ADC used to measure CPU diode */
223 #define CONFIG_SYS_I2C_MAX1237_ADDR		0x34
224 
225 /*
226  * General PCI
227  * Memory space is mapped 1-1, but I/O space must start from 0.
228  */
229 #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
230 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS
231 #define CONFIG_SYS_PCI1_MEM_SIZE	0x40000000	/* 1G */
232 #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
233 #define CONFIG_SYS_PCI1_IO_PHYS		0xe8000000
234 #define CONFIG_SYS_PCI1_IO_SIZE		0x00800000	/* 1M */
235 
236 /*
237  * Networking options
238  */
239 #define CONFIG_MII		1	/* MII PHY management */
240 #define CONFIG_ETHPRIME		"eTSEC1"
241 
242 #define CONFIG_TSEC1		1
243 #define CONFIG_TSEC1_NAME	"eTSEC1"
244 #define TSEC1_FLAGS		TSEC_GIGABIT
245 #define TSEC1_PHY_ADDR		1
246 #define TSEC1_PHYIDX		0
247 #define CONFIG_HAS_ETH0
248 
249 #define CONFIG_TSEC2		1
250 #define CONFIG_TSEC2_NAME	"eTSEC2"
251 #define TSEC2_FLAGS		TSEC_GIGABIT
252 #define TSEC2_PHY_ADDR		2
253 #define TSEC2_PHYIDX		0
254 #define CONFIG_HAS_ETH1
255 
256 #define CONFIG_TSEC3	1
257 #define CONFIG_TSEC3_NAME	"eTSEC3"
258 #define TSEC3_FLAGS		TSEC_GIGABIT
259 #define TSEC3_PHY_ADDR		3
260 #define TSEC3_PHYIDX		0
261 #define CONFIG_HAS_ETH2
262 
263 #define CONFIG_TSEC4	1
264 #define CONFIG_TSEC4_NAME	"eTSEC4"
265 #define TSEC4_FLAGS		TSEC_GIGABIT
266 #define TSEC4_PHY_ADDR		4
267 #define TSEC4_PHYIDX		0
268 #define CONFIG_HAS_ETH3
269 
270 /*
271  * BOOTP options
272  */
273 #define CONFIG_BOOTP_BOOTFILESIZE
274 
275 /*
276  * Miscellaneous configurable options
277  */
278 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
279 #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
280 #define CONFIG_PREBOOT				/* enable preboot variable */
281 #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
282 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
283 
284 /*
285  * For booting Linux, the board info and command line data
286  * have to be in the first 16 MB of memory, since this is
287  * the maximum mapped by the Linux kernel during initialization.
288  */
289 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
290 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
291 
292 /*
293  * Environment Configuration
294  */
295 #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
296 #define CONFIG_ENV_SIZE		0x8000
297 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
298 
299 /*
300  * Flash memory map:
301  * fff80000 - ffffffff     Pri U-Boot (512 KB)
302  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
303  * fff00000 - fff3ffff     Pri FDT (256KB)
304  * fef00000 - ffefffff     Pri OS image (16MB)
305  * fc000000 - feefffff     Pri OS Use/Filesystem (47MB)
306  *
307  * fbf80000 - fbffffff     Sec U-Boot (512 KB)
308  * fbf40000 - fbf7ffff     Sec U-Boot Environment (256 KB)
309  * fbf00000 - fbf3ffff     Sec FDT (256KB)
310  * faf00000 - fbefffff     Sec OS image (16MB)
311  * f8000000 - faefffff     Sec OS Use/Filesystem (47MB)
312  */
313 #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
314 #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xfbf80000)
315 #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
316 #define CONFIG_FDT2_ENV_ADDR	__stringify(0xfbf00000)
317 #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
318 #define CONFIG_OS2_ENV_ADDR	__stringify(0xfaf00000)
319 
320 #define CONFIG_PROG_UBOOT1						\
321 	"$download_cmd $loadaddr $ubootfile; "				\
322 	"if test $? -eq 0; then "					\
323 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
324 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
325 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
326 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
327 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
328 		"if test $? -ne 0; then "				\
329 			"echo PROGRAM FAILED; "				\
330 		"else; "						\
331 			"echo PROGRAM SUCCEEDED; "			\
332 		"fi; "							\
333 	"else; "							\
334 		"echo DOWNLOAD FAILED; "				\
335 	"fi;"
336 
337 #define CONFIG_PROG_UBOOT2						\
338 	"$download_cmd $loadaddr $ubootfile; "				\
339 	"if test $? -eq 0; then "					\
340 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
341 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
342 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
343 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
344 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
345 		"if test $? -ne 0; then "				\
346 			"echo PROGRAM FAILED; "				\
347 		"else; "						\
348 			"echo PROGRAM SUCCEEDED; "			\
349 		"fi; "							\
350 	"else; "							\
351 		"echo DOWNLOAD FAILED; "				\
352 	"fi;"
353 
354 #define CONFIG_BOOT_OS_NET						\
355 	"$download_cmd $osaddr $osfile; "				\
356 	"if test $? -eq 0; then "					\
357 		"if test -n $fdtaddr; then "				\
358 			"$download_cmd $fdtaddr $fdtfile; "		\
359 			"if test $? -eq 0; then "			\
360 				"bootm $osaddr - $fdtaddr; "		\
361 			"else; "					\
362 				"echo FDT DOWNLOAD FAILED; "		\
363 			"fi; "						\
364 		"else; "						\
365 			"bootm $osaddr; "				\
366 		"fi; "							\
367 	"else; "							\
368 		"echo OS DOWNLOAD FAILED; "				\
369 	"fi;"
370 
371 #define CONFIG_PROG_OS1							\
372 	"$download_cmd $osaddr $osfile; "				\
373 	"if test $? -eq 0; then "					\
374 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
375 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
376 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
377 		"if test $? -ne 0; then "				\
378 			"echo OS PROGRAM FAILED; "			\
379 		"else; "						\
380 			"echo OS PROGRAM SUCCEEDED; "			\
381 		"fi; "							\
382 	"else; "							\
383 		"echo OS DOWNLOAD FAILED; "				\
384 	"fi;"
385 
386 #define CONFIG_PROG_OS2							\
387 	"$download_cmd $osaddr $osfile; "				\
388 	"if test $? -eq 0; then "					\
389 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
390 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
391 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
392 		"if test $? -ne 0; then "				\
393 			"echo OS PROGRAM FAILED; "			\
394 		"else; "						\
395 			"echo OS PROGRAM SUCCEEDED; "			\
396 		"fi; "							\
397 	"else; "							\
398 		"echo OS DOWNLOAD FAILED; "				\
399 	"fi;"
400 
401 #define CONFIG_PROG_FDT1						\
402 	"$download_cmd $fdtaddr $fdtfile; "				\
403 	"if test $? -eq 0; then "					\
404 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
405 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
406 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
407 		"if test $? -ne 0; then "				\
408 			"echo FDT PROGRAM FAILED; "			\
409 		"else; "						\
410 			"echo FDT PROGRAM SUCCEEDED; "			\
411 		"fi; "							\
412 	"else; "							\
413 		"echo FDT DOWNLOAD FAILED; "				\
414 	"fi;"
415 
416 #define CONFIG_PROG_FDT2						\
417 	"$download_cmd $fdtaddr $fdtfile; "				\
418 	"if test $? -eq 0; then "					\
419 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
420 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
421 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
422 		"if test $? -ne 0; then "				\
423 			"echo FDT PROGRAM FAILED; "			\
424 		"else; "						\
425 			"echo FDT PROGRAM SUCCEEDED; "			\
426 		"fi; "							\
427 	"else; "							\
428 		"echo FDT DOWNLOAD FAILED; "				\
429 	"fi;"
430 
431 #define	CONFIG_EXTRA_ENV_SETTINGS					\
432 	"autoload=yes\0"						\
433 	"download_cmd=tftp\0"						\
434 	"console_args=console=ttyS0,115200\0"				\
435 	"root_args=root=/dev/nfs rw\0"					\
436 	"misc_args=ip=on\0"						\
437 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
438 	"bootfile=/home/user/file\0"					\
439 	"osfile=/home/user/board.uImage\0"				\
440 	"fdtfile=/home/user/board.dtb\0"				\
441 	"ubootfile=/home/user/u-boot.bin\0"				\
442 	"fdtaddr=0x1e00000\0"						\
443 	"osaddr=0x1000000\0"						\
444 	"loadaddr=0x1000000\0"						\
445 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
446 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
447 	"prog_os1="CONFIG_PROG_OS1"\0"					\
448 	"prog_os2="CONFIG_PROG_OS2"\0"					\
449 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
450 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
451 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
452 	"bootcmd_flash1=run set_bootargs; "				\
453 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
454 	"bootcmd_flash2=run set_bootargs; "				\
455 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
456 	"bootcmd=run bootcmd_flash1\0"
457 #endif	/* __CONFIG_H */
458