1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2008 Extreme Engineering Solutions, Inc.
4  * Copyright 2004-2008 Freescale Semiconductor, Inc.
5  */
6 
7 /*
8  * xpedite520x board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 /*
14  * High Level Configuration Options
15  */
16 #define CONFIG_SYS_BOARD_NAME	"XPedite5200"
17 #define CONFIG_SYS_FORM_PMC_XMC	1
18 
19 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
20 #define CONFIG_PCI1		1	/* PCI controller 1 */
21 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
22 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
23 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
24 
25 /*
26  * DDR config
27  */
28 #undef CONFIG_FSL_DDR_INTERACTIVE
29 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
30 #define CONFIG_DDR_SPD
31 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
32 #define SPD_EEPROM_ADDRESS		0x54
33 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
34 #define CONFIG_CHIP_SELECTS_PER_CTRL	2
35 #define CONFIG_DDR_ECC
36 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
37 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
38 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
39 #define CONFIG_VERY_BIG_RAM
40 
41 #define CONFIG_SYS_CLK_FREQ	66666666
42 
43 /*
44  * These can be toggled for performance analysis, otherwise use default.
45  */
46 #define CONFIG_L2_CACHE			/* toggle L2 cache */
47 #define CONFIG_BTB			/* toggle branch predition */
48 #define CONFIG_ENABLE_36BIT_PHYS	1
49 
50 #define CONFIG_SYS_CCSRBAR		0xef000000
51 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
52 
53 /*
54  * Diagnostics
55  */
56 #define CONFIG_SYS_MEMTEST_START	0x10000000
57 #define CONFIG_SYS_MEMTEST_END		0x20000000
58 #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
59 					 CONFIG_SYS_POST_I2C)
60 #define I2C_ADDR_LIST			{CONFIG_SYS_I2C_MAX1237_ADDR,	\
61 					 CONFIG_SYS_I2C_EEPROM_ADDR,	\
62 					 CONFIG_SYS_I2C_PCA953X_ADDR0,	\
63 					 CONFIG_SYS_I2C_PCA953X_ADDR1,	\
64 					 CONFIG_SYS_I2C_RTC_ADDR}
65 
66 /*
67  * Memory map
68  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
69  * 0x8000_0000	0xbfff_ffff	PCI1 Mem		1G non-cacheable
70  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
71  * 0xe800_0000	0xe87f_ffff	PCI1 IO			8M non-cacheable
72  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
73  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
74  * 0xf800_0000	0xfbff_ffff	NOR Flash 2		64M non-cacheable
75  * 0xfc00_0000	0xffff_ffff	NOR Flash 1		64M non-cacheable
76  */
77 
78 #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
79 
80 /*
81  * NAND flash configuration
82  */
83 #define CONFIG_SYS_NAND_BASE		0xef800000
84 #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
85 #define CONFIG_SYS_MAX_NAND_DEVICE	1
86 #define CONFIG_NAND_ACTL
87 #define CONFIG_SYS_NAND_ACTL_CLE	(1 << 3)	/* ADDR3 is CLE */
88 #define CONFIG_SYS_NAND_ACTL_ALE	(1 << 4)	/* ADDR4 is ALE */
89 #define CONFIG_SYS_NAND_ACTL_NCE	(0)		/* NCE not controlled by ADDR */
90 #define CONFIG_SYS_NAND_ACTL_DELAY	25
91 
92 /*
93  * NOR flash configuration
94  */
95 #define CONFIG_SYS_FLASH_BASE		0xfc000000
96 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
97 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
98 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
99 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
100 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
101 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
102 #define CONFIG_FLASH_CFI_DRIVER
103 #define CONFIG_SYS_FLASH_CFI
104 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
105 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
106 						  {0xfbf40000, 0xc0000} }
107 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
108 
109 /*
110  * Chip select configuration
111  */
112 /* NOR Flash 0 on CS0 */
113 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
114 				 BR_PS_16		| \
115 				 BR_V)
116 #define CONFIG_SYS_OR0_PRELIM	(OR_AM_64MB		| \
117 				 OR_GPCM_ACS_DIV4	| \
118 				 OR_GPCM_SCY_8)
119 
120 /* NOR Flash 1 on CS1 */
121 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
122 				 BR_PS_16		| \
123 				 BR_V)
124 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
125 
126 /* NAND flash on CS2 */
127 #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
128 				 BR_PS_8		| \
129 				 BR_V)
130 
131 /* NAND flash on CS2 */
132 #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB		| \
133 				 OR_GPCM_BCTLD		| \
134 				 OR_GPCM_CSNT		| \
135 				 OR_GPCM_ACS_DIV4	| \
136 				 OR_GPCM_SCY_4		| \
137 				 OR_GPCM_TRLX		| \
138 				 OR_GPCM_EHTR)
139 
140 /* NAND flash on CS3 */
141 #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
142 				 BR_PS_8		| \
143 				 BR_V)
144 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
145 
146 /*
147  * Use L1 as initial stack
148  */
149 #define CONFIG_SYS_INIT_RAM_LOCK	1
150 #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
151 #define CONFIG_SYS_INIT_RAM_SIZE		0x4000
152 
153 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
154 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
155 
156 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
157 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
158 
159 /*
160  * Serial Port
161  */
162 #define CONFIG_SYS_NS16550_SERIAL
163 #define CONFIG_SYS_NS16550_REG_SIZE	1
164 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
165 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
166 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
167 #define CONFIG_SYS_BAUDRATE_TABLE	\
168 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
169 #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
170 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
171 
172 /*
173  * I2C
174  */
175 #define CONFIG_SYS_I2C
176 #define CONFIG_SYS_I2C_FSL
177 #define CONFIG_SYS_FSL_I2C_SPEED	400000
178 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
179 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
180 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
181 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
182 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
183 
184 /* I2C EEPROM */
185 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
186 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
187 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
188 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
189 
190 /* I2C RTC */
191 #define CONFIG_RTC_M41T11			1
192 #define CONFIG_SYS_I2C_RTC_ADDR			0x68
193 #define CONFIG_SYS_M41T11_BASE_YEAR		2000
194 
195 /* GPIO */
196 #define CONFIG_PCA953X
197 #define CONFIG_SYS_I2C_PCA953X_ADDR0		0x18
198 #define CONFIG_SYS_I2C_PCA953X_ADDR1		0x19
199 #define CONFIG_SYS_I2C_PCA953X_ADDR		CONFIG_SYS_I2C_PCA953X_ADDR0
200 
201 /* PCA957 @ 0x18 */
202 #define CONFIG_SYS_PCA953X_BRD_CFG0		0x01
203 #define CONFIG_SYS_PCA953X_BRD_CFG1		0x02
204 #define CONFIG_SYS_PCA953X_BRD_CFG2		0x04
205 #define CONFIG_SYS_PCA953X_XMC_ROOT0		0x08
206 #define CONFIG_SYS_PCA953X_FLASH_PASS_CS	0x10
207 #define CONFIG_SYS_PCA953X_NVM_WP		0x20
208 #define CONFIG_SYS_PCA953X_MONARCH		0x40
209 #define CONFIG_SYS_PCA953X_EREADY		0x80
210 
211 /* PCA957 @ 0x19 */
212 #define CONFIG_SYS_PCA953X_P14_IO0		0x01
213 #define CONFIG_SYS_PCA953X_P14_IO1		0x02
214 #define CONFIG_SYS_PCA953X_P14_IO2		0x04
215 #define CONFIG_SYS_PCA953X_P14_IO3		0x08
216 #define CONFIG_SYS_PCA953X_P14_IO4		0x10
217 #define CONFIG_SYS_PCA953X_P14_IO5		0x20
218 #define CONFIG_SYS_PCA953X_P14_IO6		0x40
219 #define CONFIG_SYS_PCA953X_P14_IO7		0x80
220 
221 /* 12-bit ADC used to measure CPU diode */
222 #define CONFIG_SYS_I2C_MAX1237_ADDR		0x34
223 
224 /*
225  * General PCI
226  * Memory space is mapped 1-1, but I/O space must start from 0.
227  */
228 #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
229 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS
230 #define CONFIG_SYS_PCI1_MEM_SIZE	0x40000000	/* 1G */
231 #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
232 #define CONFIG_SYS_PCI1_IO_PHYS		0xe8000000
233 #define CONFIG_SYS_PCI1_IO_SIZE		0x00800000	/* 1M */
234 
235 /*
236  * Networking options
237  */
238 #define CONFIG_ETHPRIME		"eTSEC1"
239 
240 #define CONFIG_TSEC1		1
241 #define CONFIG_TSEC1_NAME	"eTSEC1"
242 #define TSEC1_FLAGS		TSEC_GIGABIT
243 #define TSEC1_PHY_ADDR		1
244 #define TSEC1_PHYIDX		0
245 #define CONFIG_HAS_ETH0
246 
247 #define CONFIG_TSEC2		1
248 #define CONFIG_TSEC2_NAME	"eTSEC2"
249 #define TSEC2_FLAGS		TSEC_GIGABIT
250 #define TSEC2_PHY_ADDR		2
251 #define TSEC2_PHYIDX		0
252 #define CONFIG_HAS_ETH1
253 
254 #define CONFIG_TSEC3	1
255 #define CONFIG_TSEC3_NAME	"eTSEC3"
256 #define TSEC3_FLAGS		TSEC_GIGABIT
257 #define TSEC3_PHY_ADDR		3
258 #define TSEC3_PHYIDX		0
259 #define CONFIG_HAS_ETH2
260 
261 #define CONFIG_TSEC4	1
262 #define CONFIG_TSEC4_NAME	"eTSEC4"
263 #define TSEC4_FLAGS		TSEC_GIGABIT
264 #define TSEC4_PHY_ADDR		4
265 #define TSEC4_PHYIDX		0
266 #define CONFIG_HAS_ETH3
267 
268 /*
269  * BOOTP options
270  */
271 #define CONFIG_BOOTP_BOOTFILESIZE
272 
273 /*
274  * Miscellaneous configurable options
275  */
276 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
277 #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
278 #define CONFIG_PREBOOT				/* enable preboot variable */
279 #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
280 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
281 
282 /*
283  * For booting Linux, the board info and command line data
284  * have to be in the first 16 MB of memory, since this is
285  * the maximum mapped by the Linux kernel during initialization.
286  */
287 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
288 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
289 
290 /*
291  * Environment Configuration
292  */
293 #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
294 #define CONFIG_ENV_SIZE		0x8000
295 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
296 
297 /*
298  * Flash memory map:
299  * fff80000 - ffffffff     Pri U-Boot (512 KB)
300  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
301  * fff00000 - fff3ffff     Pri FDT (256KB)
302  * fef00000 - ffefffff     Pri OS image (16MB)
303  * fc000000 - feefffff     Pri OS Use/Filesystem (47MB)
304  *
305  * fbf80000 - fbffffff     Sec U-Boot (512 KB)
306  * fbf40000 - fbf7ffff     Sec U-Boot Environment (256 KB)
307  * fbf00000 - fbf3ffff     Sec FDT (256KB)
308  * faf00000 - fbefffff     Sec OS image (16MB)
309  * f8000000 - faefffff     Sec OS Use/Filesystem (47MB)
310  */
311 #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
312 #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xfbf80000)
313 #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
314 #define CONFIG_FDT2_ENV_ADDR	__stringify(0xfbf00000)
315 #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
316 #define CONFIG_OS2_ENV_ADDR	__stringify(0xfaf00000)
317 
318 #define CONFIG_PROG_UBOOT1						\
319 	"$download_cmd $loadaddr $ubootfile; "				\
320 	"if test $? -eq 0; then "					\
321 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
322 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
323 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
324 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
325 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
326 		"if test $? -ne 0; then "				\
327 			"echo PROGRAM FAILED; "				\
328 		"else; "						\
329 			"echo PROGRAM SUCCEEDED; "			\
330 		"fi; "							\
331 	"else; "							\
332 		"echo DOWNLOAD FAILED; "				\
333 	"fi;"
334 
335 #define CONFIG_PROG_UBOOT2						\
336 	"$download_cmd $loadaddr $ubootfile; "				\
337 	"if test $? -eq 0; then "					\
338 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
339 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
340 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
341 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
342 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
343 		"if test $? -ne 0; then "				\
344 			"echo PROGRAM FAILED; "				\
345 		"else; "						\
346 			"echo PROGRAM SUCCEEDED; "			\
347 		"fi; "							\
348 	"else; "							\
349 		"echo DOWNLOAD FAILED; "				\
350 	"fi;"
351 
352 #define CONFIG_BOOT_OS_NET						\
353 	"$download_cmd $osaddr $osfile; "				\
354 	"if test $? -eq 0; then "					\
355 		"if test -n $fdtaddr; then "				\
356 			"$download_cmd $fdtaddr $fdtfile; "		\
357 			"if test $? -eq 0; then "			\
358 				"bootm $osaddr - $fdtaddr; "		\
359 			"else; "					\
360 				"echo FDT DOWNLOAD FAILED; "		\
361 			"fi; "						\
362 		"else; "						\
363 			"bootm $osaddr; "				\
364 		"fi; "							\
365 	"else; "							\
366 		"echo OS DOWNLOAD FAILED; "				\
367 	"fi;"
368 
369 #define CONFIG_PROG_OS1							\
370 	"$download_cmd $osaddr $osfile; "				\
371 	"if test $? -eq 0; then "					\
372 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
373 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
374 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
375 		"if test $? -ne 0; then "				\
376 			"echo OS PROGRAM FAILED; "			\
377 		"else; "						\
378 			"echo OS PROGRAM SUCCEEDED; "			\
379 		"fi; "							\
380 	"else; "							\
381 		"echo OS DOWNLOAD FAILED; "				\
382 	"fi;"
383 
384 #define CONFIG_PROG_OS2							\
385 	"$download_cmd $osaddr $osfile; "				\
386 	"if test $? -eq 0; then "					\
387 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
388 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
389 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
390 		"if test $? -ne 0; then "				\
391 			"echo OS PROGRAM FAILED; "			\
392 		"else; "						\
393 			"echo OS PROGRAM SUCCEEDED; "			\
394 		"fi; "							\
395 	"else; "							\
396 		"echo OS DOWNLOAD FAILED; "				\
397 	"fi;"
398 
399 #define CONFIG_PROG_FDT1						\
400 	"$download_cmd $fdtaddr $fdtfile; "				\
401 	"if test $? -eq 0; then "					\
402 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
403 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
404 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
405 		"if test $? -ne 0; then "				\
406 			"echo FDT PROGRAM FAILED; "			\
407 		"else; "						\
408 			"echo FDT PROGRAM SUCCEEDED; "			\
409 		"fi; "							\
410 	"else; "							\
411 		"echo FDT DOWNLOAD FAILED; "				\
412 	"fi;"
413 
414 #define CONFIG_PROG_FDT2						\
415 	"$download_cmd $fdtaddr $fdtfile; "				\
416 	"if test $? -eq 0; then "					\
417 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
418 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
419 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
420 		"if test $? -ne 0; then "				\
421 			"echo FDT PROGRAM FAILED; "			\
422 		"else; "						\
423 			"echo FDT PROGRAM SUCCEEDED; "			\
424 		"fi; "							\
425 	"else; "							\
426 		"echo FDT DOWNLOAD FAILED; "				\
427 	"fi;"
428 
429 #define	CONFIG_EXTRA_ENV_SETTINGS					\
430 	"autoload=yes\0"						\
431 	"download_cmd=tftp\0"						\
432 	"console_args=console=ttyS0,115200\0"				\
433 	"root_args=root=/dev/nfs rw\0"					\
434 	"misc_args=ip=on\0"						\
435 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
436 	"bootfile=/home/user/file\0"					\
437 	"osfile=/home/user/board.uImage\0"				\
438 	"fdtfile=/home/user/board.dtb\0"				\
439 	"ubootfile=/home/user/u-boot.bin\0"				\
440 	"fdtaddr=0x1e00000\0"						\
441 	"osaddr=0x1000000\0"						\
442 	"loadaddr=0x1000000\0"						\
443 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
444 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
445 	"prog_os1="CONFIG_PROG_OS1"\0"					\
446 	"prog_os2="CONFIG_PROG_OS2"\0"					\
447 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
448 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
449 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
450 	"bootcmd_flash1=run set_bootargs; "				\
451 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
452 	"bootcmd_flash2=run set_bootargs; "				\
453 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
454 	"bootcmd=run bootcmd_flash1\0"
455 #endif	/* __CONFIG_H */
456