xref: /openbmc/u-boot/include/configs/x600.h (revision d693742b)
1 /*
2  * Copyright (C) 2009, STMicroelectronics - All Rights Reserved
3  * Author(s): Vipin Kumar, <vipin.kumar@st.com> for STMicroelectronics.
4  *
5  * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 /*
14  * High Level Configuration Options
15  * (easy to change)
16  */
17 #define CONFIG_SPEAR600				/* SPEAr600 SoC */
18 #define CONFIG_X600				/* on X600 board */
19 
20 #include <asm/arch/hardware.h>
21 
22 /* Timer, HZ specific defines */
23 #define CONFIG_SYS_HZ_CLOCK			8300000
24 
25 #define CONFIG_SYS_FLASH_BASE			0xf8000000
26 /* Reserve 8KiB for SPL */
27 #define CONFIG_SPL_PAD_TO			8192	/* decimal for 'dd' */
28 #define CONFIG_SYS_SPL_LEN			CONFIG_SPL_PAD_TO
29 #define CONFIG_SYS_UBOOT_BASE			(CONFIG_SYS_FLASH_BASE + \
30 						 CONFIG_SYS_SPL_LEN)
31 #define CONFIG_SYS_UBOOT_START			CONFIG_SYS_TEXT_BASE
32 #define CONFIG_SYS_MONITOR_BASE			CONFIG_SYS_FLASH_BASE
33 #define CONFIG_SYS_MONITOR_LEN			0x60000
34 
35 /* Serial Configuration (PL011) */
36 #define CONFIG_SYS_SERIAL0			0xD0000000
37 #define CONFIG_SYS_SERIAL1			0xD0080000
38 #define CONFIG_PL01x_PORTS			{ (void *)CONFIG_SYS_SERIAL0, \
39 						(void *)CONFIG_SYS_SERIAL1 }
40 #define CONFIG_PL011_CLOCK			(48 * 1000 * 1000)
41 #define CONFIG_CONS_INDEX			0
42 #define CONFIG_SYS_BAUDRATE_TABLE		{ 9600, 19200, 38400, \
43 						  57600, 115200 }
44 #define CONFIG_SYS_LOADS_BAUD_CHANGE
45 
46 /* NOR FLASH config options */
47 #define CONFIG_ST_SMI
48 #define CONFIG_SYS_MAX_FLASH_BANKS		1
49 #define CONFIG_SYS_FLASH_BANK_SIZE		0x01000000
50 #define CONFIG_SYS_FLASH_ADDR_BASE		{ CONFIG_SYS_FLASH_BASE }
51 #define CONFIG_SYS_MAX_FLASH_SECT		128
52 #define CONFIG_SYS_FLASH_EMPTY_INFO
53 #define CONFIG_SYS_FLASH_ERASE_TOUT		(3 * CONFIG_SYS_HZ)
54 #define CONFIG_SYS_FLASH_WRITE_TOUT		(3 * CONFIG_SYS_HZ)
55 
56 /* NAND FLASH config options */
57 #define CONFIG_NAND_FSMC
58 #define CONFIG_SYS_NAND_SELF_INIT
59 #define CONFIG_SYS_MAX_NAND_DEVICE		1
60 #define CONFIG_SYS_NAND_BASE			CONFIG_FSMC_NAND_BASE
61 #define CONFIG_MTD_ECC_SOFT
62 #define CONFIG_SYS_FSMC_NAND_8BIT
63 #define CONFIG_SYS_NAND_ONFI_DETECTION
64 #define CONFIG_NAND_ECC_BCH
65 
66 /* UBI/UBI config options */
67 #define CONFIG_MTD_DEVICE
68 #define CONFIG_MTD_PARTITIONS
69 
70 /* Ethernet config options */
71 #define CONFIG_MII
72 #define CONFIG_PHY_RESET_DELAY			10000		/* in usec */
73 #define CONFIG_PHY_ADDR		0	/* PHY address */
74 
75 #define CONFIG_SPEAR_GPIO
76 
77 /* I2C config options */
78 #define CONFIG_SYS_I2C
79 #define CONFIG_SYS_I2C_BASE			0xD0200000
80 #define CONFIG_SYS_I2C_SPEED			400000
81 #define CONFIG_SYS_I2C_SLAVE			0x02
82 #define CONFIG_I2C_CHIPADDRESS			0x50
83 
84 #define CONFIG_RTC_M41T62	1
85 #define CONFIG_SYS_I2C_RTC_ADDR	0x68
86 
87 /* FPGA config options */
88 #define CONFIG_FPGA_SPARTAN3
89 #define CONFIG_FPGA_COUNT	1
90 
91 /* USB EHCI options */
92 #define CONFIG_USB_EHCI_SPEAR
93 #define CONFIG_USB_MAX_CONTROLLER_COUNT	2
94 
95 /*
96  * U-Boot Environment placing definitions.
97  */
98 #define CONFIG_ENV_SECT_SIZE			0x00010000
99 #define CONFIG_ENV_ADDR				(CONFIG_SYS_MONITOR_BASE + \
100 						 CONFIG_SYS_MONITOR_LEN)
101 #define CONFIG_ENV_SIZE				0x02000
102 #define CONFIG_ENV_ADDR_REDUND			(CONFIG_ENV_ADDR + \
103 						 CONFIG_ENV_SECT_SIZE)
104 #define CONFIG_ENV_SIZE_REDUND			(CONFIG_ENV_SIZE)
105 
106 /* Miscellaneous configurable options */
107 #define CONFIG_ARCH_CPU_INIT
108 #define CONFIG_BOOT_PARAMS_ADDR			0x00000100
109 #define CONFIG_CMDLINE_TAG
110 #define CONFIG_SETUP_MEMORY_TAGS
111 #define CONFIG_MISC_INIT_R
112 #define CONFIG_MX_CYCLIC		/* enable mdc/mwc commands      */
113 
114 #define CONFIG_SYS_MEMTEST_START		0x00800000
115 #define CONFIG_SYS_MEMTEST_END			0x04000000
116 #define CONFIG_SYS_MALLOC_LEN			(8 << 20)
117 #define CONFIG_SYS_LONGHELP
118 #define CONFIG_CMDLINE_EDITING
119 #define CONFIG_AUTO_COMPLETE
120 #define CONFIG_SYS_LOAD_ADDR			0x00800000
121 
122 /* Use last 2 lwords in internal SRAM for bootcounter */
123 #define CONFIG_BOOTCOUNT_LIMIT
124 #define CONFIG_SYS_BOOTCOUNT_ADDR		(CONFIG_SRAM_BASE + \
125 						 CONFIG_SRAM_SIZE)
126 
127 #define CONFIG_HOSTNAME				x600
128 #define CONFIG_UBI_PART				ubi0
129 #define CONFIG_UBIFS_VOLUME			rootfs
130 
131 #define	CONFIG_EXTRA_ENV_SETTINGS					\
132 	"u-boot_addr=1000000\0"						\
133 	"u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0"		\
134 	"load=tftp ${u-boot_addr} ${u-boot}\0"				\
135 	"update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)	\
136 		" +${filesize};"					\
137 		"erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
138 		"cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
139 		" ${filesize};"						\
140 		"protect on " __stringify(CONFIG_SYS_MONITOR_BASE)	\
141 		" +${filesize}\0"					\
142 	"upd=run load update\0"						\
143 	"ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0"		\
144 	"part=" __stringify(CONFIG_UBI_PART) "\0"			\
145 	"vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0"			\
146 	"load_ubifs=tftp ${kernel_addr} ${ubifs}\0"			\
147 	"update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}"	\
148 		" ${filesize}\0"					\
149 	"upd_ubifs=run load_ubifs update_ubifs\0"			\
150 	"init_ubifs=nand erase.part ubi0;ubi part ${part};"		\
151 		"ubi create ${vol} 4000000\0"				\
152 	"netdev=eth0\0"							\
153 	"rootpath=/opt/eldk-4.2/arm\0"					\
154 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
155 		"nfsroot=${serverip}:${rootpath}\0"			\
156 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
157 	"boot_part=0\0"							\
158 	"altbootcmd=if test $boot_part -eq 0;then "			\
159 			"echo Switching to partition 1!;"		\
160 			"setenv boot_part 1;"				\
161 		"else; "						\
162 			"echo Switching to partition 0!;"		\
163 			"setenv boot_part 0;"				\
164 		"fi;"							\
165 		"saveenv;boot\0"					\
166 	"ubifsargs=set bootargs ubi.mtd=ubi${boot_part} "		\
167 		"root=ubi0:rootfs rootfstype=ubifs\0"			\
168 	"kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0"		\
169 	"kernel_fs=/boot/uImage \0"					\
170 	"kernel_addr=1000000\0"						\
171 	"dtb=" __stringify(CONFIG_HOSTNAME) "/"				\
172 		__stringify(CONFIG_HOSTNAME) ".dtb\0"			\
173 	"dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0"		\
174 	"dtb_addr=1800000\0"						\
175 	"load_kernel=tftp ${kernel_addr} ${kernel}\0"			\
176 	"load_dtb=tftp ${dtb_addr} ${dtb}\0"				\
177 	"addip=setenv bootargs ${bootargs} "				\
178 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
179 		":${hostname}:${netdev}:off panic=1\0"			\
180 	"addcon=setenv bootargs ${bootargs} console=ttyAMA0,"		\
181 		"${baudrate}\0"						\
182 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
183 	"net_nfs=run load_dtb load_kernel; "				\
184 		"run nfsargs addip addcon addmtd addmisc;"		\
185 		"bootm ${kernel_addr} - ${dtb_addr}\0"			\
186 	"mtdids=" CONFIG_MTDIDS_DEFAULT "\0"					\
187 	"mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"				\
188 	"nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip"		\
189 		" addcon addmisc addmtd;"				\
190 		"bootm ${kernel_addr} - ${dtb_addr}\0"			\
191 	"ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0"	\
192 	"ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};"		\
193 		"ubifsload ${dtb_addr} ${dtb_fs};\0"			\
194 	"nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon "	\
195 		"addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0"	\
196 	"bootcmd=run nand_ubifs\0"					\
197 	"\0"
198 
199 /* Physical Memory Map */
200 #define CONFIG_NR_DRAM_BANKS			1
201 #define PHYS_SDRAM_1				0x00000000
202 #define PHYS_SDRAM_1_MAXSIZE			0x40000000
203 
204 #define CONFIG_SYS_SDRAM_BASE			PHYS_SDRAM_1
205 #define CONFIG_SRAM_BASE			0xd2800000
206 /* Preserve the last 2 lwords for the boot-counter */
207 #define CONFIG_SRAM_SIZE			((8 << 10) - 0x8)
208 #define CONFIG_SYS_INIT_RAM_ADDR		CONFIG_SRAM_BASE
209 #define CONFIG_SYS_INIT_RAM_SIZE		CONFIG_SRAM_SIZE
210 
211 #define CONFIG_SYS_INIT_SP_OFFSET		\
212 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
213 
214 #define CONFIG_SYS_INIT_SP_ADDR			\
215 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
216 
217 /*
218  * SPL related defines
219  */
220 #define CONFIG_SPL_TEXT_BASE		0xd2800b00
221 #define CONFIG_SPL_MAX_SIZE		(CONFIG_SRAM_SIZE - 0xb00)
222 #define	CONFIG_SPL_START_S_PATH	"arch/arm/cpu/arm926ejs/spear"
223 
224 /*
225  * Please select/define only one of the following
226  * Each definition corresponds to a supported DDR chip.
227  * DDR configuration is based on the following selection
228  */
229 #define CONFIG_DDR_MT47H64M16		1
230 #define CONFIG_DDR_MT47H32M16		0
231 #define CONFIG_DDR_MT47H128M8		0
232 
233 /*
234  * Synchronous/Asynchronous operation of DDR
235  *
236  * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
237  * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
238  * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
239  */
240 #define CONFIG_DDR_2HCLK		1
241 #define CONFIG_DDR_HCLK			0
242 #define CONFIG_DDR_PLL2			0
243 
244 /*
245  * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
246  * or not. Modify/Add to only these macros to define new boot types
247  */
248 #define USB_BOOT_SUPPORTED		0
249 #define PCIE_BOOT_SUPPORTED		0
250 #define SNOR_BOOT_SUPPORTED		1
251 #define NAND_BOOT_SUPPORTED		1
252 #define PNOR_BOOT_SUPPORTED		0
253 #define TFTP_BOOT_SUPPORTED		0
254 #define UART_BOOT_SUPPORTED		0
255 #define SPI_BOOT_SUPPORTED		0
256 #define I2C_BOOT_SUPPORTED		0
257 #define MMC_BOOT_SUPPORTED		0
258 
259 #endif  /* __CONFIG_H */
260