xref: /openbmc/u-boot/include/configs/vme8349.h (revision 79f516bc)
1c2e49f70SReinhard Arlt /*
2c2e49f70SReinhard Arlt  * esd vme8349 U-Boot configuration file
3c2e49f70SReinhard Arlt  * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
4c2e49f70SReinhard Arlt  *
5c2e49f70SReinhard Arlt  * (C) Copyright 2006
6c2e49f70SReinhard Arlt  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7c2e49f70SReinhard Arlt  *
8c2e49f70SReinhard Arlt  * reinhard.arlt@esd-electronics.de
9c2e49f70SReinhard Arlt  * Based on the MPC8349EMDS config.
10c2e49f70SReinhard Arlt  *
11c2e49f70SReinhard Arlt  * See file CREDITS for list of people who contributed to this
12c2e49f70SReinhard Arlt  * project.
13c2e49f70SReinhard Arlt  *
14c2e49f70SReinhard Arlt  * This program is free software; you can redistribute it and/or
15c2e49f70SReinhard Arlt  * modify it under the terms of the GNU General Public License as
16c2e49f70SReinhard Arlt  * published by the Free Software Foundation; either version 2 of
17c2e49f70SReinhard Arlt  * the License, or (at your option) any later version.
18c2e49f70SReinhard Arlt  *
19c2e49f70SReinhard Arlt  * This program is distributed in the hope that it will be useful,
20c2e49f70SReinhard Arlt  * but WITHOUT ANY WARRANTY; without even the implied warranty of
21c2e49f70SReinhard Arlt  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
22c2e49f70SReinhard Arlt  * GNU General Public License for more details.
23c2e49f70SReinhard Arlt  *
24c2e49f70SReinhard Arlt  * You should have received a copy of the GNU General Public License
25c2e49f70SReinhard Arlt  * along with this program; if not, write to the Free Software
26c2e49f70SReinhard Arlt  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27c2e49f70SReinhard Arlt  * MA 02111-1307 USA
28c2e49f70SReinhard Arlt  */
29c2e49f70SReinhard Arlt 
30c2e49f70SReinhard Arlt /*
31c2e49f70SReinhard Arlt  * vme8349 board configuration file.
32c2e49f70SReinhard Arlt  */
33c2e49f70SReinhard Arlt 
34c2e49f70SReinhard Arlt #ifndef __CONFIG_H
35c2e49f70SReinhard Arlt #define __CONFIG_H
36c2e49f70SReinhard Arlt 
37c2e49f70SReinhard Arlt /*
38c2e49f70SReinhard Arlt  * High Level Configuration Options
39c2e49f70SReinhard Arlt  */
40c2e49f70SReinhard Arlt #define CONFIG_E300		1	/* E300 Family */
41c2e49f70SReinhard Arlt #define CONFIG_MPC83xx		1	/* MPC83xx family */
42c2e49f70SReinhard Arlt #define CONFIG_MPC834x		1	/* MPC834x family */
43c2e49f70SReinhard Arlt #define CONFIG_MPC8349		1	/* MPC8349 specific */
44c2e49f70SReinhard Arlt #define CONFIG_VME8349		1	/* ESD VME8349 board specific */
45c2e49f70SReinhard Arlt 
46c2e49f70SReinhard Arlt #define CONFIG_PCI
47c2e49f70SReinhard Arlt /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
48c2e49f70SReinhard Arlt #undef CONFIG_MPC83XX_PCI2		/* support for 2nd PCI controller */
49c2e49f70SReinhard Arlt 
50c2e49f70SReinhard Arlt #define PCI_66M
51c2e49f70SReinhard Arlt #ifdef PCI_66M
52c2e49f70SReinhard Arlt #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
53c2e49f70SReinhard Arlt #else
54c2e49f70SReinhard Arlt #define CONFIG_83XX_CLKIN	33000000	/* in Hz */
55c2e49f70SReinhard Arlt #endif
56c2e49f70SReinhard Arlt 
57c2e49f70SReinhard Arlt #ifndef CONFIG_SYS_CLK_FREQ
58c2e49f70SReinhard Arlt #ifdef PCI_66M
59c2e49f70SReinhard Arlt #define CONFIG_SYS_CLK_FREQ	66000000
60c2e49f70SReinhard Arlt #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_4X1
61c2e49f70SReinhard Arlt #else
62c2e49f70SReinhard Arlt #define CONFIG_SYS_CLK_FREQ	33000000
63c2e49f70SReinhard Arlt #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_8X1
64c2e49f70SReinhard Arlt #endif
65c2e49f70SReinhard Arlt #endif
66c2e49f70SReinhard Arlt 
67c2e49f70SReinhard Arlt #define CONFIG_SYS_IMMR		0xE0000000
68c2e49f70SReinhard Arlt 
69c2e49f70SReinhard Arlt #undef CONFIG_SYS_DRAM_TEST			/* memory test, takes time */
70c2e49f70SReinhard Arlt #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
71c2e49f70SReinhard Arlt #define CONFIG_SYS_MEMTEST_END		0x00100000
72c2e49f70SReinhard Arlt 
73c2e49f70SReinhard Arlt /*
74c2e49f70SReinhard Arlt  * DDR Setup
75c2e49f70SReinhard Arlt  */
76c2e49f70SReinhard Arlt #define CONFIG_DDR_ECC			/* only for ECC DDR module */
77c2e49f70SReinhard Arlt #define CONFIG_DDR_ECC_CMD		/* use DDR ECC user commands */
78c2e49f70SReinhard Arlt #undef CONFIG_SPD_EEPROM		/* dont use SPD EEPROM for DDR setup*/
79c2e49f70SReinhard Arlt #define CONFIG_SYS_83XX_DDR_USES_CS0	/* esd; Fsl board uses CS2/CS3 */
80c2e49f70SReinhard Arlt 
81c2e49f70SReinhard Arlt /*
82c2e49f70SReinhard Arlt  * 32-bit data path mode.
83c2e49f70SReinhard Arlt  *
84c2e49f70SReinhard Arlt  * Please note that using this mode for devices with the real density of 64-bit
85c2e49f70SReinhard Arlt  * effectively reduces the amount of available memory due to the effect of
86c2e49f70SReinhard Arlt  * wrapping around while translating address to row/columns, for example in the
87c2e49f70SReinhard Arlt  * 256MB module the upper 128MB get aliased with contents of the lower
88c2e49f70SReinhard Arlt  * 128MB); normally this define should be used for devices with real 32-bit
89c2e49f70SReinhard Arlt  * data path.
90c2e49f70SReinhard Arlt  */
91c2e49f70SReinhard Arlt #undef CONFIG_DDR_32BIT
92c2e49f70SReinhard Arlt 
93c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_BASE		0x00000000	/* DDR is sys memory*/
94c2e49f70SReinhard Arlt #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
95c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
96c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN | \
97c2e49f70SReinhard Arlt 					 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
98c2e49f70SReinhard Arlt #define CONFIG_DDR_2T_TIMING
99c2e49f70SReinhard Arlt 
100c2e49f70SReinhard Arlt /*
101c2e49f70SReinhard Arlt  * Manually set up DDR parameters
102c2e49f70SReinhard Arlt  */
103c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_SIZE		512	/* MB */
104c2e49f70SReinhard Arlt 
105c2e49f70SReinhard Arlt #if (CONFIG_SYS_DDR_SIZE == 512)
106c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_CONFIG		(CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | \
107c2e49f70SReinhard Arlt 					 CSCONFIG_COL_BIT_10 | \
108c2e49f70SReinhard Arlt 					 CSCONFIG_BANK_BIT_3)
109c2e49f70SReinhard Arlt #endif
110c2e49f70SReinhard Arlt 
111c2e49f70SReinhard Arlt /*
112c2e49f70SReinhard Arlt  * Manually set up DDR parameters
113c2e49f70SReinhard Arlt  */
114c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_TIMING_0	        0x00220802
115c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_TIMING_1	        0x39377322
116c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_TIMING_2	        0x2f9848ca	/* P9-45, tuning? */
117c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_TIMING_3	        0x00000000
118c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuf,no DYN_PWR */
119c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_MODE		0x07940242
120c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_MODE2		0x00000000
121c2e49f70SReinhard Arlt /* autocharge,no open page */
122c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_INTERVAL	        0x04060100
123c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_SDRAM_CFG	0x63000000
124c2e49f70SReinhard Arlt #define CONFIG_SYS_DDR_SDRAM_CFG2	0x04061000
125c2e49f70SReinhard Arlt 
126c2e49f70SReinhard Arlt /*
127c2e49f70SReinhard Arlt  * FLASH on the Local Bus
128c2e49f70SReinhard Arlt  */
129c2e49f70SReinhard Arlt #define CONFIG_SYS_FLASH_CFI
130c2e49f70SReinhard Arlt #define CONFIG_FLASH_CFI_DRIVER			        /* use the CFI driver */
131c2e49f70SReinhard Arlt #define CONFIG_SYS_FLASH_BASE		0xf8000000	/* start of FLASH   */
132c2e49f70SReinhard Arlt #define CONFIG_SYS_FLASH_SIZE           128		/* flash size in MB */
133c2e49f70SReinhard Arlt /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
134c2e49f70SReinhard Arlt 
135c2e49f70SReinhard Arlt #define CONFIG_SYS_BR0_PRELIM		(CONFIG_SYS_FLASH_BASE | \
136c2e49f70SReinhard Arlt 					 (2 << BR_PS_SHIFT) |	/*  32bit */ \
137c2e49f70SReinhard Arlt 					 BR_V)			/* valid */
138c2e49f70SReinhard Arlt 
139c2e49f70SReinhard Arlt #define CONFIG_SYS_OR0_PRELIM		0xF8006FF7	/* 128 MB flash size */
140c2e49f70SReinhard Arlt #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
141c2e49f70SReinhard Arlt #define CONFIG_SYS_LBLAWAR0_PRELIM	0x8000001A	/* 128 MB window size */
142c2e49f70SReinhard Arlt 
143c2e49f70SReinhard Arlt #define CONFIG_SYS_BR1_PRELIM		(0xf0000000 | 0x00001801)
144c2e49f70SReinhard Arlt #define CONFIG_SYS_OR1_PRELIM		(0xffff8000 | 0x00000200)
145c2e49f70SReinhard Arlt #define CONFIG_SYS_LBLAWBAR1_PRELIM	0xf0000000
146c2e49f70SReinhard Arlt #define CONFIG_SYS_LBLAWAR1_PRELIM	(0x80000000 | 0x0000000e)
147c2e49f70SReinhard Arlt 
148c2e49f70SReinhard Arlt #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
149c2e49f70SReinhard Arlt #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device*/
150c2e49f70SReinhard Arlt 
151c2e49f70SReinhard Arlt #undef CONFIG_SYS_FLASH_CHECKSUM
152c2e49f70SReinhard Arlt #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase TO (ms) */
153c2e49f70SReinhard Arlt #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write TO (ms) */
154c2e49f70SReinhard Arlt 
155c2e49f70SReinhard Arlt #define CONFIG_SYS_MONITOR_BASE	        TEXT_BASE	/* start of monitor */
156c2e49f70SReinhard Arlt 
157c2e49f70SReinhard Arlt #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
158c2e49f70SReinhard Arlt #define CONFIG_SYS_RAMBOOT
159c2e49f70SReinhard Arlt #else
160c2e49f70SReinhard Arlt #undef  CONFIG_SYS_RAMBOOT
161c2e49f70SReinhard Arlt #endif
162c2e49f70SReinhard Arlt 
163c2e49f70SReinhard Arlt #define CONFIG_SYS_INIT_RAM_LOCK	1
164c2e49f70SReinhard Arlt #define CONFIG_SYS_INIT_RAM_ADDR	0xF7000000	/* Initial RAM addr */
165c2e49f70SReinhard Arlt #define CONFIG_SYS_INIT_RAM_END		0x1000		/* size */
166c2e49f70SReinhard Arlt 
167c2e49f70SReinhard Arlt #define CONFIG_SYS_GBL_DATA_SIZE	0x100		/* size init data */
168c2e49f70SReinhard Arlt #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - \
169c2e49f70SReinhard Arlt 					 CONFIG_SYS_GBL_DATA_SIZE)
170c2e49f70SReinhard Arlt #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
171c2e49f70SReinhard Arlt 
172c2e49f70SReinhard Arlt #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB */
173c2e49f70SReinhard Arlt #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Malloc size */
174c2e49f70SReinhard Arlt 
175c2e49f70SReinhard Arlt /*
176c2e49f70SReinhard Arlt  * Local Bus LCRR and LBCR regs
177c2e49f70SReinhard Arlt  *    LCRR:  DLL bypass, Clock divider is 4
178c2e49f70SReinhard Arlt  * External Local Bus rate is
179c2e49f70SReinhard Arlt  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
180c2e49f70SReinhard Arlt  */
181c2e49f70SReinhard Arlt #define CONFIG_SYS_LCRR		(LCRR_DBYP | LCRR_CLKDIV_4)
182c2e49f70SReinhard Arlt #define CONFIG_SYS_LBC_LBCR	0x00000000
183c2e49f70SReinhard Arlt 
184c2e49f70SReinhard Arlt #undef CONFIG_SYS_LB_SDRAM	/* if board has SDRAM on local bus */
185c2e49f70SReinhard Arlt 
186c2e49f70SReinhard Arlt /*
187c2e49f70SReinhard Arlt  * Serial Port
188c2e49f70SReinhard Arlt  */
189c2e49f70SReinhard Arlt #define CONFIG_CONS_INDEX	1
190c2e49f70SReinhard Arlt #undef CONFIG_SERIAL_SOFTWARE_FIFO
191c2e49f70SReinhard Arlt #define CONFIG_SYS_NS16550
192c2e49f70SReinhard Arlt #define CONFIG_SYS_NS16550_SERIAL
193c2e49f70SReinhard Arlt #define CONFIG_SYS_NS16550_REG_SIZE	1
194c2e49f70SReinhard Arlt #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
195c2e49f70SReinhard Arlt 
196c2e49f70SReinhard Arlt #define CONFIG_SYS_BAUDRATE_TABLE  \
197c2e49f70SReinhard Arlt 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
198c2e49f70SReinhard Arlt 
199c2e49f70SReinhard Arlt #define CONFIG_SYS_NS16550_COM1		(CONFIG_SYS_IMMR + 0x4500)
200c2e49f70SReinhard Arlt #define CONFIG_SYS_NS16550_COM2		(CONFIG_SYS_IMMR + 0x4600)
201c2e49f70SReinhard Arlt 
202c2e49f70SReinhard Arlt #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
203c2e49f70SReinhard Arlt /* Use the HUSH parser */
204c2e49f70SReinhard Arlt #define CONFIG_SYS_HUSH_PARSER
205c2e49f70SReinhard Arlt #ifdef CONFIG_SYS_HUSH_PARSER
206c2e49f70SReinhard Arlt #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
207c2e49f70SReinhard Arlt #endif
208c2e49f70SReinhard Arlt 
209c2e49f70SReinhard Arlt /* pass open firmware flat tree */
210c2e49f70SReinhard Arlt #define CONFIG_OF_LIBFDT
211c2e49f70SReinhard Arlt #define CONFIG_OF_BOARD_SETUP
212c2e49f70SReinhard Arlt #define CONFIG_OF_STDOUT_VIA_ALIAS
213c2e49f70SReinhard Arlt 
214c2e49f70SReinhard Arlt /* I2C */
215c2e49f70SReinhard Arlt #define CONFIG_I2C_MULTI_BUS
216c2e49f70SReinhard Arlt #define CONFIG_HARD_I2C		/* I2C with hardware support*/
217c2e49f70SReinhard Arlt #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
218c2e49f70SReinhard Arlt #define CONFIG_FSL_I2C
219c2e49f70SReinhard Arlt #define CONFIG_I2C_CMD_TREE
220c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
221c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C_SLAVE	0x7F
222c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C_NOPROBES	{{0, 0x69}} /* Don't probe these addrs */
223c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C1_OFFSET	0x3000
224c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C2_OFFSET	0x3100
225c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C_OFFSET	CONFIG_SYS_I2C1_OFFSET
226c2e49f70SReinhard Arlt /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SPD_BUS_NUM... */
227c2e49f70SReinhard Arlt 
228c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C_8574_ADDR2       0x20    /* I2C1, PCF8574 */
229c2e49f70SReinhard Arlt 
230c2e49f70SReinhard Arlt /* TSEC */
231c2e49f70SReinhard Arlt #define CONFIG_SYS_TSEC1_OFFSET	0x24000
232c2e49f70SReinhard Arlt #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
233c2e49f70SReinhard Arlt #define CONFIG_SYS_TSEC2_OFFSET 0x25000
234c2e49f70SReinhard Arlt #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
235c2e49f70SReinhard Arlt 
236c2e49f70SReinhard Arlt /*
237c2e49f70SReinhard Arlt  * General PCI
238c2e49f70SReinhard Arlt  * Addresses are mapped 1-1.
239c2e49f70SReinhard Arlt  */
240c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
241c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
242c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
243c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
244c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
245c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
246c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
247c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_IO_PHYS		0xE2000000
248c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI1_IO_SIZE		0x00100000	/* 1M */
249c2e49f70SReinhard Arlt 
250c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_MEM_BASE	0xA0000000
251c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
252c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
253c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_MMIO_BASE	0xB0000000
254c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_MMIO_PHYS	CONFIG_SYS_PCI2_MMIO_BASE
255c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_MMIO_SIZE	0x10000000	/* 256M */
256c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_IO_BASE		0x00000000
257c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_IO_PHYS		0xE2100000
258c2e49f70SReinhard Arlt #define CONFIG_SYS_PCI2_IO_SIZE		0x00100000	/* 1M */
259c2e49f70SReinhard Arlt 
260c2e49f70SReinhard Arlt #if defined(CONFIG_PCI)
261c2e49f70SReinhard Arlt 
262c2e49f70SReinhard Arlt #define PCI_64BIT
263c2e49f70SReinhard Arlt #define PCI_ONE_PCI1
264c2e49f70SReinhard Arlt #if defined(PCI_64BIT)
265c2e49f70SReinhard Arlt #undef PCI_ALL_PCI1
266c2e49f70SReinhard Arlt #undef PCI_TWO_PCI1
267c2e49f70SReinhard Arlt #undef PCI_ONE_PCI1
268c2e49f70SReinhard Arlt #endif
269c2e49f70SReinhard Arlt 
270c2e49f70SReinhard Arlt #define CONFIG_PCI_PNP			/* do pci plug-and-play */
271c2e49f70SReinhard Arlt #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
272c2e49f70SReinhard Arlt 
273c2e49f70SReinhard Arlt #define CONFIG_NET_MULTI
274c2e49f70SReinhard Arlt 
275c2e49f70SReinhard Arlt #undef CONFIG_EEPRO100
276c2e49f70SReinhard Arlt #undef CONFIG_TULIP
277c2e49f70SReinhard Arlt 
278c2e49f70SReinhard Arlt #if !defined(CONFIG_PCI_PNP)
279c2e49f70SReinhard Arlt 	#define PCI_ENET0_IOADDR	0xFIXME
280c2e49f70SReinhard Arlt 	#define PCI_ENET0_MEMADDR	0xFIXME
281c2e49f70SReinhard Arlt 	#define PCI_IDSEL_NUMBER	0xFIXME
282c2e49f70SReinhard Arlt #endif
283c2e49f70SReinhard Arlt 
284c2e49f70SReinhard Arlt #endif	/* CONFIG_PCI */
285c2e49f70SReinhard Arlt 
286c2e49f70SReinhard Arlt /*
287c2e49f70SReinhard Arlt  * TSEC configuration
288c2e49f70SReinhard Arlt  */
289c2e49f70SReinhard Arlt #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
290c2e49f70SReinhard Arlt 
291c2e49f70SReinhard Arlt #if defined(CONFIG_TSEC_ENET)
292c2e49f70SReinhard Arlt #ifndef CONFIG_NET_MULTI
293c2e49f70SReinhard Arlt #define CONFIG_NET_MULTI
294c2e49f70SReinhard Arlt #endif
295c2e49f70SReinhard Arlt 
296c2e49f70SReinhard Arlt #define CONFIG_GMII		       /* MII PHY management */
297c2e49f70SReinhard Arlt #define CONFIG_TSEC1
298c2e49f70SReinhard Arlt #define CONFIG_TSEC1_NAME	"TSEC0"
299c2e49f70SReinhard Arlt #define CONFIG_TSEC2
300c2e49f70SReinhard Arlt #define CONFIG_TSEC2_NAME	"TSEC1"
301c2e49f70SReinhard Arlt #define CONFIG_PHY_M88E1111
302c2e49f70SReinhard Arlt #define TSEC1_PHY_ADDR		0x08
303c2e49f70SReinhard Arlt #define TSEC2_PHY_ADDR		0x10
304c2e49f70SReinhard Arlt #define TSEC1_PHYIDX		0
305c2e49f70SReinhard Arlt #define TSEC2_PHYIDX		0
306c2e49f70SReinhard Arlt #define TSEC1_FLAGS		TSEC_GIGABIT
307c2e49f70SReinhard Arlt #define TSEC2_FLAGS		TSEC_GIGABIT
308c2e49f70SReinhard Arlt 
309c2e49f70SReinhard Arlt /* Options are: TSEC[0-1] */
310c2e49f70SReinhard Arlt #define CONFIG_ETHPRIME		"TSEC0"
311c2e49f70SReinhard Arlt 
312c2e49f70SReinhard Arlt #endif	/* CONFIG_TSEC_ENET */
313c2e49f70SReinhard Arlt 
314c2e49f70SReinhard Arlt /*
315c2e49f70SReinhard Arlt  * Environment
316c2e49f70SReinhard Arlt  */
317c2e49f70SReinhard Arlt #ifndef CONFIG_SYS_RAMBOOT
318c2e49f70SReinhard Arlt 	#define CONFIG_ENV_IS_IN_FLASH
319c2e49f70SReinhard Arlt 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0xc0000)
320c2e49f70SReinhard Arlt 	#define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
321c2e49f70SReinhard Arlt 	#define CONFIG_ENV_SIZE		0x2000
322c2e49f70SReinhard Arlt 
323c2e49f70SReinhard Arlt /* Address and size of Redundant Environment Sector	*/
324c2e49f70SReinhard Arlt #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
325c2e49f70SReinhard Arlt #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
326c2e49f70SReinhard Arlt 
327c2e49f70SReinhard Arlt #else
328c2e49f70SReinhard Arlt 	#define CONFIG_SYS_NO_FLASH		/* Flash is not usable now */
329c2e49f70SReinhard Arlt 	#define CONFIG_ENV_IS_NOWHERE		/* Store ENV in memory only */
330c2e49f70SReinhard Arlt 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
331c2e49f70SReinhard Arlt 	#define CONFIG_ENV_SIZE		0x2000
332c2e49f70SReinhard Arlt #endif
333c2e49f70SReinhard Arlt 
334c2e49f70SReinhard Arlt #define CONFIG_LOADS_ECHO		/* echo on for serial download */
335c2e49f70SReinhard Arlt #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
336c2e49f70SReinhard Arlt 
337c2e49f70SReinhard Arlt /*
338c2e49f70SReinhard Arlt  * BOOTP options
339c2e49f70SReinhard Arlt  */
340c2e49f70SReinhard Arlt #define CONFIG_BOOTP_BOOTFILESIZE
341c2e49f70SReinhard Arlt #define CONFIG_BOOTP_BOOTPATH
342c2e49f70SReinhard Arlt #define CONFIG_BOOTP_GATEWAY
343c2e49f70SReinhard Arlt #define CONFIG_BOOTP_HOSTNAME
344c2e49f70SReinhard Arlt 
345c2e49f70SReinhard Arlt /*
346c2e49f70SReinhard Arlt  * Command line configuration.
347c2e49f70SReinhard Arlt  */
348c2e49f70SReinhard Arlt #include <config_cmd_default.h>
349c2e49f70SReinhard Arlt 
350c2e49f70SReinhard Arlt #define CONFIG_CMD_I2C
351c2e49f70SReinhard Arlt #define CONFIG_CMD_MII
352c2e49f70SReinhard Arlt #define CONFIG_CMD_PING
353c2e49f70SReinhard Arlt #define CONFIG_CMD_DATE
354c2e49f70SReinhard Arlt #define CONFIG_SYS_RTC_BUS_NUM  0x01
355c2e49f70SReinhard Arlt #define CONFIG_SYS_I2C_RTC_ADDR	0x32
356c2e49f70SReinhard Arlt #define CONFIG_RTC_RX8025
357c2e49f70SReinhard Arlt #define CONFIG_CMD_TSI148
358c2e49f70SReinhard Arlt 
359c2e49f70SReinhard Arlt #if defined(CONFIG_PCI)
360c2e49f70SReinhard Arlt     #define CONFIG_CMD_PCI
361c2e49f70SReinhard Arlt #endif
362c2e49f70SReinhard Arlt 
363c2e49f70SReinhard Arlt #if defined(CONFIG_SYS_RAMBOOT)
364c2e49f70SReinhard Arlt     #undef CONFIG_CMD_ENV
365c2e49f70SReinhard Arlt     #undef CONFIG_CMD_LOADS
366c2e49f70SReinhard Arlt #endif
367c2e49f70SReinhard Arlt 
368c2e49f70SReinhard Arlt #define CONFIG_CMD_ELF
369c2e49f70SReinhard Arlt /* Pass Ethernet MAC to VxWorks */
370c2e49f70SReinhard Arlt #define CONFIG_SYS_VXWORKS_MAC_PTR	0x000043f0
371c2e49f70SReinhard Arlt 
372c2e49f70SReinhard Arlt #undef CONFIG_WATCHDOG			/* watchdog disabled */
373c2e49f70SReinhard Arlt 
374c2e49f70SReinhard Arlt /*
375c2e49f70SReinhard Arlt  * Miscellaneous configurable options
376c2e49f70SReinhard Arlt  */
377c2e49f70SReinhard Arlt #define CONFIG_SYS_LONGHELP			/* undef to save memory */
378c2e49f70SReinhard Arlt #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
379c2e49f70SReinhard Arlt #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
380c2e49f70SReinhard Arlt 
381c2e49f70SReinhard Arlt #if defined(CONFIG_CMD_KGDB)
382c2e49f70SReinhard Arlt 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
383c2e49f70SReinhard Arlt #else
384c2e49f70SReinhard Arlt 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
385c2e49f70SReinhard Arlt #endif
386c2e49f70SReinhard Arlt 
387c2e49f70SReinhard Arlt #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
388c2e49f70SReinhard Arlt #define CONFIG_SYS_MAXARGS	16		/* max num of command args */
389c2e49f70SReinhard Arlt #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
390c2e49f70SReinhard Arlt #define CONFIG_SYS_HZ		1000		/* decr freq: 1ms ticks */
391c2e49f70SReinhard Arlt 
392c2e49f70SReinhard Arlt /*
393c2e49f70SReinhard Arlt  * For booting Linux, the board info and command line data
394c2e49f70SReinhard Arlt  * have to be in the first 8 MB of memory, since this is
395c2e49f70SReinhard Arlt  * the maximum mapped by the Linux kernel during initialization.
396c2e49f70SReinhard Arlt  */
397c2e49f70SReinhard Arlt #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Init Memory map for Linux*/
398c2e49f70SReinhard Arlt 
399c2e49f70SReinhard Arlt #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
400c2e49f70SReinhard Arlt 
401c2e49f70SReinhard Arlt #define CONFIG_SYS_HRCW_LOW (\
402c2e49f70SReinhard Arlt 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
403c2e49f70SReinhard Arlt 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
404c2e49f70SReinhard Arlt 	HRCWL_CSB_TO_CLKIN |\
405c2e49f70SReinhard Arlt 	HRCWL_VCO_1X2 |\
406c2e49f70SReinhard Arlt 	HRCWL_CORE_TO_CSB_2X1)
407c2e49f70SReinhard Arlt 
408c2e49f70SReinhard Arlt #if defined(PCI_64BIT)
409c2e49f70SReinhard Arlt #define CONFIG_SYS_HRCW_HIGH (\
410c2e49f70SReinhard Arlt 	HRCWH_PCI_HOST |\
411c2e49f70SReinhard Arlt 	HRCWH_64_BIT_PCI |\
412c2e49f70SReinhard Arlt 	HRCWH_PCI1_ARBITER_ENABLE |\
413c2e49f70SReinhard Arlt 	HRCWH_PCI2_ARBITER_DISABLE |\
414c2e49f70SReinhard Arlt 	HRCWH_CORE_ENABLE |\
415c2e49f70SReinhard Arlt 	HRCWH_FROM_0X00000100 |\
416c2e49f70SReinhard Arlt 	HRCWH_BOOTSEQ_DISABLE |\
417c2e49f70SReinhard Arlt 	HRCWH_SW_WATCHDOG_DISABLE |\
418c2e49f70SReinhard Arlt 	HRCWH_ROM_LOC_LOCAL_16BIT |\
419c2e49f70SReinhard Arlt 	HRCWH_TSEC1M_IN_GMII |\
420c2e49f70SReinhard Arlt 	HRCWH_TSEC2M_IN_GMII)
421c2e49f70SReinhard Arlt #else
422c2e49f70SReinhard Arlt #define CONFIG_SYS_HRCW_HIGH (\
423c2e49f70SReinhard Arlt 	HRCWH_PCI_HOST |\
424c2e49f70SReinhard Arlt 	HRCWH_32_BIT_PCI |\
425c2e49f70SReinhard Arlt 	HRCWH_PCI1_ARBITER_ENABLE |\
426c2e49f70SReinhard Arlt 	HRCWH_PCI2_ARBITER_ENABLE |\
427c2e49f70SReinhard Arlt 	HRCWH_CORE_ENABLE |\
428c2e49f70SReinhard Arlt 	HRCWH_FROM_0X00000100 |\
429c2e49f70SReinhard Arlt 	HRCWH_BOOTSEQ_DISABLE |\
430c2e49f70SReinhard Arlt 	HRCWH_SW_WATCHDOG_DISABLE |\
431c2e49f70SReinhard Arlt 	HRCWH_ROM_LOC_LOCAL_16BIT |\
432c2e49f70SReinhard Arlt 	HRCWH_TSEC1M_IN_GMII |\
433c2e49f70SReinhard Arlt 	HRCWH_TSEC2M_IN_GMII)
434c2e49f70SReinhard Arlt #endif
435c2e49f70SReinhard Arlt 
436c2e49f70SReinhard Arlt /* System IO Config */
437c2e49f70SReinhard Arlt #define CONFIG_SYS_SICRH 0
438c2e49f70SReinhard Arlt #define CONFIG_SYS_SICRL SICRL_LDP_A
439c2e49f70SReinhard Arlt 
440c2e49f70SReinhard Arlt #define CONFIG_SYS_HID0_INIT	0x000000000
441c2e49f70SReinhard Arlt #define CONFIG_SYS_HID0_FINAL	HID0_ENABLE_MACHINE_CHECK
442c2e49f70SReinhard Arlt 
443c2e49f70SReinhard Arlt #define CONFIG_SYS_HID2		HID2_HBE
444c2e49f70SReinhard Arlt 
445c2e49f70SReinhard Arlt #define CONFIG_SYS_GPIO1_PRELIM
446c2e49f70SReinhard Arlt #define CONFIG_SYS_GPIO1_DIR	0x00100000
447c2e49f70SReinhard Arlt #define CONFIG_SYS_GPIO1_DAT	0x00100000
448c2e49f70SReinhard Arlt 
449c2e49f70SReinhard Arlt #define CONFIG_SYS_GPIO2_PRELIM
450c2e49f70SReinhard Arlt #define CONFIG_SYS_GPIO2_DIR	0x78900000
451c2e49f70SReinhard Arlt #define CONFIG_SYS_GPIO2_DAT	0x70100000
452c2e49f70SReinhard Arlt 
453c2e49f70SReinhard Arlt #define CONFIG_HIGH_BATS		/* High BATs supported */
454c2e49f70SReinhard Arlt 
455c2e49f70SReinhard Arlt /* DDR @ 0x00000000 */
456c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | \
457c2e49f70SReinhard Arlt 				 BATL_MEMCOHERENCE)
458c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
459c2e49f70SReinhard Arlt 				 BATU_VS | BATU_VP)
460c2e49f70SReinhard Arlt 
461c2e49f70SReinhard Arlt /* PCI @ 0x80000000 */
462c2e49f70SReinhard Arlt #ifdef CONFIG_PCI
463c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | \
464c2e49f70SReinhard Arlt 				 BATL_MEMCOHERENCE)
465c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
466c2e49f70SReinhard Arlt 				 BATU_VS | BATU_VP)
467c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | \
468c2e49f70SReinhard Arlt 				 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
469c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
470c2e49f70SReinhard Arlt 				 BATU_VS | BATU_VP)
471c2e49f70SReinhard Arlt #else
472c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT1L	(0)
473c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT1U	(0)
474c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT2L	(0)
475c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT2U	(0)
476c2e49f70SReinhard Arlt #endif
477c2e49f70SReinhard Arlt 
478c2e49f70SReinhard Arlt #ifdef CONFIG_MPC83XX_PCI2
479c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | \
480c2e49f70SReinhard Arlt 				 BATL_MEMCOHERENCE)
481c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
482c2e49f70SReinhard Arlt 				 BATU_VS | BATU_VP)
483c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | \
484c2e49f70SReinhard Arlt 				 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
485c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
486c2e49f70SReinhard Arlt 				 BATU_VS | BATU_VP)
487c2e49f70SReinhard Arlt #else
488c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT3L	(0)
489c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT3U	(0)
490c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT4L	(0)
491c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT4U	(0)
492c2e49f70SReinhard Arlt #endif
493c2e49f70SReinhard Arlt 
494c2e49f70SReinhard Arlt /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
495c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR | BATL_PP_10 | \
496c2e49f70SReinhard Arlt 				 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
497c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR | BATU_BL_256M | \
498c2e49f70SReinhard Arlt 				 BATU_VS | BATU_VP)
499c2e49f70SReinhard Arlt 
500c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT6L	(0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
501c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
502c2e49f70SReinhard Arlt 
503c2e49f70SReinhard Arlt #if (CONFIG_SYS_DDR_SIZE == 512)
504c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_SDRAM_BASE+0x10000000 | \
505c2e49f70SReinhard Arlt 				 BATL_PP_10 | BATL_MEMCOHERENCE)
506c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_SDRAM_BASE+0x10000000 | \
507c2e49f70SReinhard Arlt 				 BATU_BL_256M | BATU_VS | BATU_VP)
508c2e49f70SReinhard Arlt #else
509c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT7L	(0)
510c2e49f70SReinhard Arlt #define CONFIG_SYS_IBAT7U	(0)
511c2e49f70SReinhard Arlt #endif
512c2e49f70SReinhard Arlt 
513c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
514c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
515c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
516c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
517c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
518c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
519c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
520c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
521c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
522c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
523c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
524c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
525c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
526c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
527c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
528c2e49f70SReinhard Arlt #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
529c2e49f70SReinhard Arlt 
530c2e49f70SReinhard Arlt /*
531c2e49f70SReinhard Arlt  * Internal Definitions
532c2e49f70SReinhard Arlt  *
533c2e49f70SReinhard Arlt  * Boot Flags
534c2e49f70SReinhard Arlt  */
535c2e49f70SReinhard Arlt #define BOOTFLAG_COLD	0x01	/* Normal Power-On: Boot from FLASH */
536c2e49f70SReinhard Arlt #define BOOTFLAG_WARM	0x02	/* Software reboot */
537c2e49f70SReinhard Arlt 
538c2e49f70SReinhard Arlt #if defined(CONFIG_CMD_KGDB)
539c2e49f70SReinhard Arlt #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
540c2e49f70SReinhard Arlt #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
541c2e49f70SReinhard Arlt #endif
542c2e49f70SReinhard Arlt 
543c2e49f70SReinhard Arlt /*
544c2e49f70SReinhard Arlt  * Environment Configuration
545c2e49f70SReinhard Arlt  */
546c2e49f70SReinhard Arlt #define CONFIG_ENV_OVERWRITE
547c2e49f70SReinhard Arlt 
548c2e49f70SReinhard Arlt #if defined(CONFIG_TSEC_ENET)
549c2e49f70SReinhard Arlt #define CONFIG_HAS_ETH0
550c2e49f70SReinhard Arlt #define CONFIG_HAS_ETH1
551c2e49f70SReinhard Arlt #endif
552c2e49f70SReinhard Arlt 
553c2e49f70SReinhard Arlt #define CONFIG_HOSTNAME		VME8349
554c2e49f70SReinhard Arlt #define CONFIG_ROOTPATH		/tftpboot/rootfs
555c2e49f70SReinhard Arlt #define CONFIG_BOOTFILE		uImage
556c2e49f70SReinhard Arlt 
557*79f516bcSKim Phillips #define CONFIG_LOADADDR		800000	/* def location for tftp and bootm */
558c2e49f70SReinhard Arlt 
559c2e49f70SReinhard Arlt #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
560c2e49f70SReinhard Arlt #undef  CONFIG_BOOTARGS			/* boot command will set bootargs */
561c2e49f70SReinhard Arlt 
562c2e49f70SReinhard Arlt #define CONFIG_BAUDRATE	 115200
563c2e49f70SReinhard Arlt 
564c2e49f70SReinhard Arlt #define	CONFIG_EXTRA_ENV_SETTINGS					\
565c2e49f70SReinhard Arlt 	"netdev=eth0\0"							\
566c2e49f70SReinhard Arlt 	"hostname=vme8349\0"						\
567c2e49f70SReinhard Arlt 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
568c2e49f70SReinhard Arlt 		"nfsroot=${serverip}:${rootpath}\0"			\
569c2e49f70SReinhard Arlt 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
570c2e49f70SReinhard Arlt 	"addip=setenv bootargs ${bootargs} "				\
571c2e49f70SReinhard Arlt 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
572c2e49f70SReinhard Arlt 		":${hostname}:${netdev}:off panic=1\0"			\
573c2e49f70SReinhard Arlt 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
574c2e49f70SReinhard Arlt 	"flash_nfs=run nfsargs addip addtty;"				\
575c2e49f70SReinhard Arlt 		"bootm ${kernel_addr}\0"				\
576c2e49f70SReinhard Arlt 	"flash_self=run ramargs addip addtty;"				\
577c2e49f70SReinhard Arlt 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
578c2e49f70SReinhard Arlt 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"	\
579c2e49f70SReinhard Arlt 		"bootm\0"						\
580c2e49f70SReinhard Arlt 	"load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0"		\
581c2e49f70SReinhard Arlt 	"update=protect off fff00000 fff3ffff; "			\
582c2e49f70SReinhard Arlt 		"era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
583c2e49f70SReinhard Arlt 	"upd=run load update\0"						\
584*79f516bcSKim Phillips 	"fdtaddr=780000\0"						\
585c2e49f70SReinhard Arlt 	"fdtfile=vme8349.dtb\0"						\
586c2e49f70SReinhard Arlt 	""
587c2e49f70SReinhard Arlt 
588c2e49f70SReinhard Arlt #define CONFIG_NFSBOOTCOMMAND	                                        \
589c2e49f70SReinhard Arlt    "setenv bootargs root=/dev/nfs rw "                                  \
590c2e49f70SReinhard Arlt       "nfsroot=$serverip:$rootpath "                                    \
591c2e49f70SReinhard Arlt       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
592c2e49f70SReinhard Arlt       "console=$consoledev,$baudrate $othbootargs;"                     \
593c2e49f70SReinhard Arlt    "tftp $loadaddr $bootfile;"                                          \
594c2e49f70SReinhard Arlt    "tftp $fdtaddr $fdtfile;"						\
595c2e49f70SReinhard Arlt    "bootm $loadaddr - $fdtaddr"
596c2e49f70SReinhard Arlt 
597c2e49f70SReinhard Arlt #define CONFIG_RAMBOOTCOMMAND						\
598c2e49f70SReinhard Arlt    "setenv bootargs root=/dev/ram rw "                                  \
599c2e49f70SReinhard Arlt       "console=$consoledev,$baudrate $othbootargs;"                     \
600c2e49f70SReinhard Arlt    "tftp $ramdiskaddr $ramdiskfile;"                                    \
601c2e49f70SReinhard Arlt    "tftp $loadaddr $bootfile;"                                          \
602c2e49f70SReinhard Arlt    "tftp $fdtaddr $fdtfile;"						\
603c2e49f70SReinhard Arlt    "bootm $loadaddr $ramdiskaddr $fdtaddr"
604c2e49f70SReinhard Arlt 
605c2e49f70SReinhard Arlt #define CONFIG_BOOTCOMMAND	"run flash_self"
606c2e49f70SReinhard Arlt 
607c2e49f70SReinhard Arlt #endif	/* __CONFIG_H */
608