19b58a3f6SRyan Harkin /* 2cd4f46e1SRyan Harkin * (C) Copyright 2011 ARM Limited 39b58a3f6SRyan Harkin * (C) Copyright 2010 Linaro 49b58a3f6SRyan Harkin * Matt Waddel, <matt.waddel@linaro.org> 59b58a3f6SRyan Harkin * 69b58a3f6SRyan Harkin * Configuration for Versatile Express. Parts were derived from other ARM 79b58a3f6SRyan Harkin * configurations. 89b58a3f6SRyan Harkin * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 109b58a3f6SRyan Harkin */ 119b58a3f6SRyan Harkin 12cd4f46e1SRyan Harkin #ifndef __VEXPRESS_COMMON_H 13cd4f46e1SRyan Harkin #define __VEXPRESS_COMMON_H 14cd4f46e1SRyan Harkin 15cd4f46e1SRyan Harkin /* 16cd4f46e1SRyan Harkin * Definitions copied from linux kernel: 17cd4f46e1SRyan Harkin * arch/arm/mach-vexpress/include/mach/motherboard.h 18cd4f46e1SRyan Harkin */ 19cd4f46e1SRyan Harkin #ifdef CONFIG_VEXPRESS_ORIGINAL_MEMORY_MAP 20cd4f46e1SRyan Harkin /* CS register bases for the original memory map. */ 21cd4f46e1SRyan Harkin #define V2M_PA_CS0 0x40000000 22cd4f46e1SRyan Harkin #define V2M_PA_CS1 0x44000000 23cd4f46e1SRyan Harkin #define V2M_PA_CS2 0x48000000 24cd4f46e1SRyan Harkin #define V2M_PA_CS3 0x4c000000 25cd4f46e1SRyan Harkin #define V2M_PA_CS7 0x10000000 26cd4f46e1SRyan Harkin 27cd4f46e1SRyan Harkin #define V2M_PERIPH_OFFSET(x) (x << 12) 28cd4f46e1SRyan Harkin #define V2M_SYSREGS (V2M_PA_CS7 + V2M_PERIPH_OFFSET(0)) 29cd4f46e1SRyan Harkin #define V2M_SYSCTL (V2M_PA_CS7 + V2M_PERIPH_OFFSET(1)) 30cd4f46e1SRyan Harkin #define V2M_SERIAL_BUS_PCI (V2M_PA_CS7 + V2M_PERIPH_OFFSET(2)) 31cd4f46e1SRyan Harkin 32cd4f46e1SRyan Harkin #define V2M_BASE 0x60000000 33cd4f46e1SRyan Harkin #define CONFIG_SYS_TEXT_BASE 0x60800000 34cd4f46e1SRyan Harkin #elif defined(CONFIG_VEXPRESS_EXTENDED_MEMORY_MAP) 35cd4f46e1SRyan Harkin /* CS register bases for the extended memory map. */ 36cd4f46e1SRyan Harkin #define V2M_PA_CS0 0x08000000 37cd4f46e1SRyan Harkin #define V2M_PA_CS1 0x0c000000 38cd4f46e1SRyan Harkin #define V2M_PA_CS2 0x14000000 39cd4f46e1SRyan Harkin #define V2M_PA_CS3 0x18000000 40cd4f46e1SRyan Harkin #define V2M_PA_CS7 0x1c000000 41cd4f46e1SRyan Harkin 42cd4f46e1SRyan Harkin #define V2M_PERIPH_OFFSET(x) (x << 16) 43cd4f46e1SRyan Harkin #define V2M_SYSREGS (V2M_PA_CS7 + V2M_PERIPH_OFFSET(1)) 44cd4f46e1SRyan Harkin #define V2M_SYSCTL (V2M_PA_CS7 + V2M_PERIPH_OFFSET(2)) 45cd4f46e1SRyan Harkin #define V2M_SERIAL_BUS_PCI (V2M_PA_CS7 + V2M_PERIPH_OFFSET(3)) 46cd4f46e1SRyan Harkin 47cd4f46e1SRyan Harkin #define V2M_BASE 0x80000000 48cd4f46e1SRyan Harkin #define CONFIG_SYS_TEXT_BASE 0x80800000 49cd4f46e1SRyan Harkin #endif 50cd4f46e1SRyan Harkin 51cd4f46e1SRyan Harkin /* 52cd4f46e1SRyan Harkin * Physical addresses, offset from V2M_PA_CS0-3 53cd4f46e1SRyan Harkin */ 54cd4f46e1SRyan Harkin #define V2M_NOR0 (V2M_PA_CS0) 55cd4f46e1SRyan Harkin #define V2M_NOR1 (V2M_PA_CS1) 56cd4f46e1SRyan Harkin #define V2M_SRAM (V2M_PA_CS2) 57cd4f46e1SRyan Harkin #define V2M_VIDEO_SRAM (V2M_PA_CS3 + 0x00000000) 58cd4f46e1SRyan Harkin #define V2M_LAN9118 (V2M_PA_CS3 + 0x02000000) 59cd4f46e1SRyan Harkin #define V2M_ISP1761 (V2M_PA_CS3 + 0x03000000) 60cd4f46e1SRyan Harkin 61cd4f46e1SRyan Harkin /* Common peripherals relative to CS7. */ 62cd4f46e1SRyan Harkin #define V2M_AACI (V2M_PA_CS7 + V2M_PERIPH_OFFSET(4)) 63cd4f46e1SRyan Harkin #define V2M_MMCI (V2M_PA_CS7 + V2M_PERIPH_OFFSET(5)) 64cd4f46e1SRyan Harkin #define V2M_KMI0 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(6)) 65cd4f46e1SRyan Harkin #define V2M_KMI1 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(7)) 66cd4f46e1SRyan Harkin 67cd4f46e1SRyan Harkin #define V2M_UART0 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(9)) 68cd4f46e1SRyan Harkin #define V2M_UART1 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(10)) 69cd4f46e1SRyan Harkin #define V2M_UART2 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(11)) 70cd4f46e1SRyan Harkin #define V2M_UART3 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(12)) 71cd4f46e1SRyan Harkin 72cd4f46e1SRyan Harkin #define V2M_WDT (V2M_PA_CS7 + V2M_PERIPH_OFFSET(15)) 73cd4f46e1SRyan Harkin 74cd4f46e1SRyan Harkin #define V2M_TIMER01 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(17)) 75cd4f46e1SRyan Harkin #define V2M_TIMER23 (V2M_PA_CS7 + V2M_PERIPH_OFFSET(18)) 76cd4f46e1SRyan Harkin 77cd4f46e1SRyan Harkin #define V2M_SERIAL_BUS_DVI (V2M_PA_CS7 + V2M_PERIPH_OFFSET(22)) 78cd4f46e1SRyan Harkin #define V2M_RTC (V2M_PA_CS7 + V2M_PERIPH_OFFSET(23)) 79cd4f46e1SRyan Harkin 80cd4f46e1SRyan Harkin #define V2M_CF (V2M_PA_CS7 + V2M_PERIPH_OFFSET(26)) 81cd4f46e1SRyan Harkin 82cd4f46e1SRyan Harkin #define V2M_CLCD (V2M_PA_CS7 + V2M_PERIPH_OFFSET(31)) 83cd4f46e1SRyan Harkin #define V2M_SIZE_CS7 V2M_PERIPH_OFFSET(32) 84cd4f46e1SRyan Harkin 85cd4f46e1SRyan Harkin /* System register offsets. */ 86cd4f46e1SRyan Harkin #define V2M_SYS_CFGDATA (V2M_SYSREGS + 0x0a0) 87cd4f46e1SRyan Harkin #define V2M_SYS_CFGCTRL (V2M_SYSREGS + 0x0a4) 88cd4f46e1SRyan Harkin #define V2M_SYS_CFGSTAT (V2M_SYSREGS + 0x0a8) 89cd4f46e1SRyan Harkin 90cd4f46e1SRyan Harkin /* 91cd4f46e1SRyan Harkin * Configuration 92cd4f46e1SRyan Harkin */ 93cd4f46e1SRyan Harkin #define SYS_CFG_START (1 << 31) 94cd4f46e1SRyan Harkin #define SYS_CFG_WRITE (1 << 30) 95cd4f46e1SRyan Harkin #define SYS_CFG_OSC (1 << 20) 96cd4f46e1SRyan Harkin #define SYS_CFG_VOLT (2 << 20) 97cd4f46e1SRyan Harkin #define SYS_CFG_AMP (3 << 20) 98cd4f46e1SRyan Harkin #define SYS_CFG_TEMP (4 << 20) 99cd4f46e1SRyan Harkin #define SYS_CFG_RESET (5 << 20) 100cd4f46e1SRyan Harkin #define SYS_CFG_SCC (6 << 20) 101cd4f46e1SRyan Harkin #define SYS_CFG_MUXFPGA (7 << 20) 102cd4f46e1SRyan Harkin #define SYS_CFG_SHUTDOWN (8 << 20) 103cd4f46e1SRyan Harkin #define SYS_CFG_REBOOT (9 << 20) 104cd4f46e1SRyan Harkin #define SYS_CFG_DVIMODE (11 << 20) 105cd4f46e1SRyan Harkin #define SYS_CFG_POWER (12 << 20) 106cd4f46e1SRyan Harkin #define SYS_CFG_SITE_MB (0 << 16) 107cd4f46e1SRyan Harkin #define SYS_CFG_SITE_DB1 (1 << 16) 108cd4f46e1SRyan Harkin #define SYS_CFG_SITE_DB2 (2 << 16) 109cd4f46e1SRyan Harkin #define SYS_CFG_STACK(n) ((n) << 12) 110cd4f46e1SRyan Harkin 111cd4f46e1SRyan Harkin #define SYS_CFG_ERR (1 << 1) 112cd4f46e1SRyan Harkin #define SYS_CFG_COMPLETE (1 << 0) 1139b58a3f6SRyan Harkin 1149b58a3f6SRyan Harkin /* Board info register */ 115cd4f46e1SRyan Harkin #define SYS_ID V2M_SYSREGS 1169b58a3f6SRyan Harkin #define CONFIG_REVISION_TAG 1 1179b58a3f6SRyan Harkin 118cd4f46e1SRyan Harkin #define CONFIG_SYS_MEMTEST_START V2M_BASE 1199b58a3f6SRyan Harkin #define CONFIG_SYS_MEMTEST_END 0x20000000 1209b58a3f6SRyan Harkin 1219b58a3f6SRyan Harkin #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 1229b58a3f6SRyan Harkin #define CONFIG_SETUP_MEMORY_TAGS 1 1239b58a3f6SRyan Harkin #define CONFIG_SYS_L2CACHE_OFF 1 1249b58a3f6SRyan Harkin #define CONFIG_INITRD_TAG 1 1259b58a3f6SRyan Harkin 1269b58a3f6SRyan Harkin #define CONFIG_OF_LIBFDT 1 1279b58a3f6SRyan Harkin 1289b58a3f6SRyan Harkin /* Size of malloc() pool */ 1299b58a3f6SRyan Harkin #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) 1309b58a3f6SRyan Harkin 131cd4f46e1SRyan Harkin #define SCTL_BASE V2M_SYSCTL 1329b58a3f6SRyan Harkin #define VEXPRESS_FLASHPROG_FLVPPEN (1 << 0) 1339b58a3f6SRyan Harkin 134*b3a7f22bSRob Herring #define CONFIG_SYS_TIMER_RATE 1000000 135*b3a7f22bSRob Herring #define CONFIG_SYS_TIMER_COUNTER (0x10011000 + 0x4) 136*b3a7f22bSRob Herring #define CONFIG_SYS_TIMER_COUNTS_DOWN 137*b3a7f22bSRob Herring 1389b58a3f6SRyan Harkin /* SMSC9115 Ethernet from SMSC9118 family */ 1399b58a3f6SRyan Harkin #define CONFIG_SMC911X 1 1409b58a3f6SRyan Harkin #define CONFIG_SMC911X_32_BIT 1 141cd4f46e1SRyan Harkin #define CONFIG_SMC911X_BASE V2M_LAN9118 1429b58a3f6SRyan Harkin 1439b58a3f6SRyan Harkin /* PL011 Serial Configuration */ 1449b58a3f6SRyan Harkin #define CONFIG_PL011_SERIAL 1459b58a3f6SRyan Harkin #define CONFIG_PL011_CLOCK 24000000 1469b58a3f6SRyan Harkin #define CONFIG_PL01x_PORTS {(void *)CONFIG_SYS_SERIAL0, \ 1479b58a3f6SRyan Harkin (void *)CONFIG_SYS_SERIAL1} 1489b58a3f6SRyan Harkin #define CONFIG_CONS_INDEX 0 1499b58a3f6SRyan Harkin 1509b58a3f6SRyan Harkin #define CONFIG_BAUDRATE 38400 151cd4f46e1SRyan Harkin #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 152cd4f46e1SRyan Harkin #define CONFIG_SYS_SERIAL0 V2M_UART0 153cd4f46e1SRyan Harkin #define CONFIG_SYS_SERIAL1 V2M_UART1 1549b58a3f6SRyan Harkin 1559b58a3f6SRyan Harkin /* Command line configuration */ 1569b58a3f6SRyan Harkin #define CONFIG_CMD_BDI 1579b58a3f6SRyan Harkin #define CONFIG_CMD_DHCP 1589b58a3f6SRyan Harkin #define CONFIG_CMD_PXE 1599b58a3f6SRyan Harkin #define CONFIG_MENU 1609b58a3f6SRyan Harkin #define CONFIG_CMD_ELF 1619b58a3f6SRyan Harkin #define CONFIG_CMD_ENV 1629b58a3f6SRyan Harkin #define CONFIG_CMD_FLASH 1639b58a3f6SRyan Harkin #define CONFIG_CMD_IMI 1649b58a3f6SRyan Harkin #define CONFIG_CMD_MEMORY 1659b58a3f6SRyan Harkin #define CONFIG_CMD_NET 1669b58a3f6SRyan Harkin #define CONFIG_CMD_PING 1679b58a3f6SRyan Harkin #define CONFIG_CMD_SAVEENV 1689b58a3f6SRyan Harkin #define CONFIG_CMD_RUN 169d21c3afaSAndre Przywara #define CONFIG_CMD_BOOTZ 170d21c3afaSAndre Przywara #define CONFIG_SUPPORT_RAW_INITRD 1719b58a3f6SRyan Harkin 1729b58a3f6SRyan Harkin #define CONFIG_CMD_FAT 1739b58a3f6SRyan Harkin #define CONFIG_DOS_PARTITION 1 1749b58a3f6SRyan Harkin #define CONFIG_MMC 1 1759b58a3f6SRyan Harkin #define CONFIG_CMD_MMC 1769b58a3f6SRyan Harkin #define CONFIG_GENERIC_MMC 1779b58a3f6SRyan Harkin #define CONFIG_ARM_PL180_MMCI 178cd4f46e1SRyan Harkin #define CONFIG_ARM_PL180_MMCI_BASE V2M_MMCI 1799b58a3f6SRyan Harkin #define CONFIG_SYS_MMC_MAX_BLK_COUNT 127 1809b58a3f6SRyan Harkin #define CONFIG_ARM_PL180_MMCI_CLOCK_FREQ 6250000 1819b58a3f6SRyan Harkin 1829b58a3f6SRyan Harkin /* BOOTP options */ 1839b58a3f6SRyan Harkin #define CONFIG_BOOTP_BOOTFILESIZE 1849b58a3f6SRyan Harkin #define CONFIG_BOOTP_BOOTPATH 1859b58a3f6SRyan Harkin #define CONFIG_BOOTP_GATEWAY 1869b58a3f6SRyan Harkin #define CONFIG_BOOTP_HOSTNAME 1879b58a3f6SRyan Harkin #define CONFIG_BOOTP_PXE 1889b58a3f6SRyan Harkin #define CONFIG_BOOTP_PXE_CLIENTARCH 0x100 1899b58a3f6SRyan Harkin 1909b58a3f6SRyan Harkin /* Miscellaneous configurable options */ 1919b58a3f6SRyan Harkin #undef CONFIG_SYS_CLKS_IN_HZ 192cd4f46e1SRyan Harkin #define CONFIG_SYS_LOAD_ADDR (V2M_BASE + 0x8000) 193cd4f46e1SRyan Harkin #define LINUX_BOOT_PARAM_ADDR (V2M_BASE + 0x2000) 1949b58a3f6SRyan Harkin #define CONFIG_BOOTDELAY 2 1959b58a3f6SRyan Harkin 1969b58a3f6SRyan Harkin /* Physical Memory Map */ 1979b58a3f6SRyan Harkin #define CONFIG_NR_DRAM_BANKS 2 198cd4f46e1SRyan Harkin #define PHYS_SDRAM_1 (V2M_BASE) /* SDRAM Bank #1 */ 199cd4f46e1SRyan Harkin #define PHYS_SDRAM_2 (((unsigned int)V2M_BASE) + \ 200cd4f46e1SRyan Harkin ((unsigned int)0x20000000)) 2019b58a3f6SRyan Harkin #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */ 2029b58a3f6SRyan Harkin #define PHYS_SDRAM_2_SIZE 0x20000000 /* 512 MB */ 2039b58a3f6SRyan Harkin 2049b58a3f6SRyan Harkin /* additions for new relocation code */ 2059b58a3f6SRyan Harkin #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 2069b58a3f6SRyan Harkin #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 2079b58a3f6SRyan Harkin #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \ 2089b58a3f6SRyan Harkin CONFIG_SYS_INIT_RAM_SIZE - \ 2099b58a3f6SRyan Harkin GENERATED_GBL_DATA_SIZE) 2109b58a3f6SRyan Harkin #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET 2119b58a3f6SRyan Harkin 2129b58a3f6SRyan Harkin /* Basic environment settings */ 2139b58a3f6SRyan Harkin #define CONFIG_BOOTCOMMAND "run bootflash;" 214cd4f46e1SRyan Harkin #ifdef CONFIG_VEXPRESS_ORIGINAL_MEMORY_MAP 215cd4f46e1SRyan Harkin #define CONFIG_PLATFORM_ENV_SETTINGS \ 2169b58a3f6SRyan Harkin "loadaddr=0x80008000\0" \ 2179b58a3f6SRyan Harkin "ramdisk_addr_r=0x61000000\0" \ 2189b58a3f6SRyan Harkin "kernel_addr=0x44100000\0" \ 2199b58a3f6SRyan Harkin "ramdisk_addr=0x44800000\0" \ 2209b58a3f6SRyan Harkin "maxramdisk=0x1800000\0" \ 2219b58a3f6SRyan Harkin "pxefile_addr_r=0x88000000\0" \ 222cd4f46e1SRyan Harkin "kernel_addr_r=0x80008000\0" 223cd4f46e1SRyan Harkin #elif defined(CONFIG_VEXPRESS_EXTENDED_MEMORY_MAP) 224cd4f46e1SRyan Harkin #define CONFIG_PLATFORM_ENV_SETTINGS \ 225cd4f46e1SRyan Harkin "loadaddr=0xa0008000\0" \ 226cd4f46e1SRyan Harkin "ramdisk_addr_r=0x81000000\0" \ 227cd4f46e1SRyan Harkin "kernel_addr=0x0c100000\0" \ 228cd4f46e1SRyan Harkin "ramdisk_addr=0x0c800000\0" \ 229cd4f46e1SRyan Harkin "maxramdisk=0x1800000\0" \ 230cd4f46e1SRyan Harkin "pxefile_addr_r=0xa8000000\0" \ 231cd4f46e1SRyan Harkin "kernel_addr_r=0xa0008000\0" 232cd4f46e1SRyan Harkin #endif 233cd4f46e1SRyan Harkin #define CONFIG_EXTRA_ENV_SETTINGS \ 234cd4f46e1SRyan Harkin CONFIG_PLATFORM_ENV_SETTINGS \ 2359b58a3f6SRyan Harkin "console=ttyAMA0,38400n8\0" \ 2369b58a3f6SRyan Harkin "dram=1024M\0" \ 2379b58a3f6SRyan Harkin "root=/dev/sda1 rw\0" \ 2389b58a3f6SRyan Harkin "mtd=armflash:1M@0x800000(uboot),7M@0x1000000(kernel)," \ 2399b58a3f6SRyan Harkin "24M@0x2000000(initrd)\0" \ 2409b58a3f6SRyan Harkin "flashargs=setenv bootargs root=${root} console=${console} " \ 2419b58a3f6SRyan Harkin "mem=${dram} mtdparts=${mtd} mmci.fmax=190000 " \ 2429b58a3f6SRyan Harkin "devtmpfs.mount=0 vmalloc=256M\0" \ 2439b58a3f6SRyan Harkin "bootflash=run flashargs; " \ 2449b58a3f6SRyan Harkin "cp ${ramdisk_addr} ${ramdisk_addr_r} ${maxramdisk}; " \ 2459b58a3f6SRyan Harkin "bootm ${kernel_addr} ${ramdisk_addr_r}\0" 2469b58a3f6SRyan Harkin 2479b58a3f6SRyan Harkin /* FLASH and environment organization */ 2489b58a3f6SRyan Harkin #define PHYS_FLASH_SIZE 0x04000000 /* 64MB */ 2499b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_CFI 1 2509b58a3f6SRyan Harkin #define CONFIG_FLASH_CFI_DRIVER 1 2519b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_SIZE 0x04000000 2529b58a3f6SRyan Harkin #define CONFIG_SYS_MAX_FLASH_BANKS 2 253cd4f46e1SRyan Harkin #define CONFIG_SYS_FLASH_BASE0 V2M_NOR0 254cd4f46e1SRyan Harkin #define CONFIG_SYS_FLASH_BASE1 V2M_NOR1 2559b58a3f6SRyan Harkin #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE0 2569b58a3f6SRyan Harkin 2579b58a3f6SRyan Harkin /* Timeout values in ticks */ 2589b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Erase Timeout */ 2599b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Write Timeout */ 2609b58a3f6SRyan Harkin 2619b58a3f6SRyan Harkin /* 255 0x40000 sectors + first or last sector may have 4 erase regions = 259 */ 2629b58a3f6SRyan Harkin #define CONFIG_SYS_MAX_FLASH_SECT 259 /* Max sectors */ 2639b58a3f6SRyan Harkin #define FLASH_MAX_SECTOR_SIZE 0x00040000 /* 256 KB sectors */ 2649b58a3f6SRyan Harkin 2659b58a3f6SRyan Harkin /* Room required on the stack for the environment data */ 2669b58a3f6SRyan Harkin #define CONFIG_ENV_SIZE FLASH_MAX_SECTOR_SIZE 2679b58a3f6SRyan Harkin 2689b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */ 2699b58a3f6SRyan Harkin 2709b58a3f6SRyan Harkin /* 2719b58a3f6SRyan Harkin * Amount of flash used for environment: 2729b58a3f6SRyan Harkin * We don't know which end has the small erase blocks so we use the penultimate 2739b58a3f6SRyan Harkin * sector location for the environment 2749b58a3f6SRyan Harkin */ 2759b58a3f6SRyan Harkin #define CONFIG_ENV_SECT_SIZE FLASH_MAX_SECTOR_SIZE 2769b58a3f6SRyan Harkin #define CONFIG_ENV_OVERWRITE 1 2779b58a3f6SRyan Harkin 2789b58a3f6SRyan Harkin /* Store environment at top of flash */ 2799b58a3f6SRyan Harkin #define CONFIG_ENV_IS_IN_FLASH 1 2809b58a3f6SRyan Harkin #define CONFIG_ENV_OFFSET (PHYS_FLASH_SIZE - \ 2819b58a3f6SRyan Harkin (2 * CONFIG_ENV_SECT_SIZE)) 2829b58a3f6SRyan Harkin #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE1 + \ 2839b58a3f6SRyan Harkin CONFIG_ENV_OFFSET) 2849b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_PROTECTION /* The devices have real protection */ 2859b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */ 2869b58a3f6SRyan Harkin #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE0, \ 2879b58a3f6SRyan Harkin CONFIG_SYS_FLASH_BASE1 } 2889b58a3f6SRyan Harkin 2899b58a3f6SRyan Harkin /* Monitor Command Prompt */ 2909b58a3f6SRyan Harkin #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 2919b58a3f6SRyan Harkin #define CONFIG_SYS_PROMPT "VExpress# " 2929b58a3f6SRyan Harkin #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2939b58a3f6SRyan Harkin sizeof(CONFIG_SYS_PROMPT) + 16) 294d21c3afaSAndre Przywara #define CONFIG_SYS_HUSH_PARSER 295d21c3afaSAndre Przywara 2969b58a3f6SRyan Harkin #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 2979b58a3f6SRyan Harkin #define CONFIG_CMD_SOURCE 2989b58a3f6SRyan Harkin #define CONFIG_SYS_LONGHELP 2999b58a3f6SRyan Harkin #define CONFIG_CMDLINE_EDITING 1 3009b58a3f6SRyan Harkin #define CONFIG_SYS_MAXARGS 16 /* max command args */ 3019b58a3f6SRyan Harkin 302cd4f46e1SRyan Harkin #endif /* VEXPRESS_COMMON_H */ 303