xref: /openbmc/u-boot/include/configs/ts4800.h (revision 92a1babf)
1 /*
2  * Copyright (C) 2015, Savoir-faire Linux Inc.
3  *
4  * Derived from MX51EVK code by
5  *   Guennadi Liakhovetski <lg@denx.de>
6  *   Freescale Semiconductor, Inc.
7  *
8  * Configuration settings for the TS4800 Board
9  *
10  * SPDX-License-Identifier:	GPL-2.0+
11  */
12 
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15 
16 /* High Level Configuration Options */
17 #define CONFIG_MX51
18 
19 #define CONFIG_SYS_NO_FLASH		/* No NOR Flash */
20 #define CONFIG_SKIP_LOWLEVEL_INIT	/* U-Boot is a 2nd stage bootloader */
21 
22 #define CONFIG_HW_WATCHDOG
23 
24 #define CONFIG_MACH_TYPE	MACH_TYPE_TS48XX
25 
26 /* text base address used when linking */
27 #define CONFIG_SYS_TEXT_BASE	0x90008000
28 
29 #include <asm/arch/imx-regs.h>
30 
31 /* enable passing of ATAGs */
32 #define CONFIG_CMDLINE_TAG
33 #define CONFIG_SETUP_MEMORY_TAGS
34 #define CONFIG_INITRD_TAG
35 #define CONFIG_REVISION_TAG
36 
37 /*
38  * Size of malloc() pool
39  */
40 #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
41 
42 /*
43  * Hardware drivers
44  */
45 
46 #define CONFIG_MXC_UART
47 #define CONFIG_MXC_UART_BASE	UART1_BASE
48 #define CONFIG_MXC_GPIO
49 
50 /*
51  * SPI Configs
52  * */
53 #define CONFIG_HARD_SPI /* puts SPI: ready */
54 #define CONFIG_MXC_SPI /* driver for the SPI controllers*/
55 
56 /*
57  * MMC Configs
58  * */
59 #define CONFIG_FSL_ESDHC
60 #define CONFIG_SYS_FSL_ESDHC_ADDR	MMC_SDHC1_BASE_ADDR
61 
62 #define CONFIG_GENERIC_MMC
63 
64 /*
65  * Eth Configs
66  */
67 #define CONFIG_MII
68 #define CONFIG_PHYLIB
69 #define CONFIG_PHY_SMSC
70 
71 #define CONFIG_FEC_MXC
72 #define IMX_FEC_BASE	        FEC_BASE_ADDR
73 #define CONFIG_ETHPRIME		"FEC"
74 #define CONFIG_FEC_MXC_PHYADDR	0
75 
76 /* allow to overwrite serial and ethaddr */
77 #define CONFIG_ENV_OVERWRITE		/* disable vendor parameters protection (serial#, ethaddr) */
78 #define CONFIG_CONS_INDEX		1 /* use UART0 : used by serial driver */
79 #define CONFIG_BAUDRATE			115200
80 
81 /***********************************************************
82  * Command definition
83  ***********************************************************/
84 
85 /* Environment variables */
86 
87 
88 #define CONFIG_LOADADDR		0x91000000	/* loadaddr env var */
89 
90 #define CONFIG_EXTRA_ENV_SETTINGS \
91 	"script=boot.scr\0" \
92 	"image=zImage\0" \
93 	"fdt_file=imx51-ts4800.dtb\0" \
94 	"fdt_addr=0x90fe0000\0" \
95 	"mmcdev=0\0" \
96 	"mmcpart=2\0" \
97 	"mmcroot=/dev/mmcblk0p3 rootwait rw\0" \
98 	"mmcargs=setenv bootargs root=${mmcroot}\0" \
99 	"addtty=setenv bootargs ${bootargs} console=ttymxc0,${baudrate}\0" \
100 	"loadbootscript=" \
101 		"fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
102 	"bootscript=echo Running bootscript from mmc ...; " \
103 		"source\0" \
104 	"loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image};\0" \
105 	"loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
106 	"mmcboot=echo Booting from mmc ...; " \
107 		"run mmcargs addtty; " \
108 		"if run loadfdt; then " \
109 			"bootz ${loadaddr} - ${fdt_addr}; " \
110 		"else " \
111 			"echo ERR: cannot load FDT; " \
112 		"fi; "
113 
114 
115 #define CONFIG_BOOTCOMMAND \
116 	"mmc dev ${mmcdev}; if mmc rescan; then " \
117 		"if run loadbootscript; then " \
118 			"run bootscript; " \
119 		"else " \
120 			"if run loadimage; then " \
121 				"run mmcboot; " \
122 			"fi; " \
123 		"fi; " \
124 	"fi; "
125 
126 /*
127  * Miscellaneous configurable options
128  */
129 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
130 #define CONFIG_AUTO_COMPLETE
131 #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
132 /* Print Buffer Size */
133 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
134 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
135 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
136 
137 #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
138 
139 #define CONFIG_CMDLINE_EDITING
140 
141 /*-----------------------------------------------------------------------
142  * Physical Memory Map
143  */
144 #define CONFIG_NR_DRAM_BANKS	1
145 #define PHYS_SDRAM_1		CSD0_BASE_ADDR
146 #define PHYS_SDRAM_1_SIZE	(256 * 1024 * 1024)
147 
148 #define CONFIG_SYS_SDRAM_BASE		(PHYS_SDRAM_1)
149 #define CONFIG_SYS_INIT_RAM_ADDR	(IRAM_BASE_ADDR)
150 #define CONFIG_SYS_INIT_RAM_SIZE	(IRAM_SIZE)
151 
152 #define CONFIG_SYS_INIT_SP_OFFSET \
153 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
154 #define CONFIG_SYS_INIT_SP_ADDR \
155 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
156 
157 /* Low level init */
158 #define CONFIG_SYS_DDR_CLKSEL	0
159 #define CONFIG_SYS_CLKTL_CBCDR	0x59E35100
160 #define CONFIG_SYS_MAIN_PWR_ON
161 
162 /*-----------------------------------------------------------------------
163  * Environment organization
164  */
165 
166 #define CONFIG_ENV_OFFSET      (6 * 64 * 1024)
167 #define CONFIG_ENV_SIZE        (8 * 1024)
168 #define CONFIG_ENV_IS_IN_MMC
169 #define CONFIG_SYS_MMC_ENV_DEV 0
170 
171 #endif
172