xref: /openbmc/u-boot/include/configs/tricorder.h (revision 274bced8)
1 /*
2  * (C) Copyright 2006-2008
3  * Texas Instruments.
4  * Richard Woodruff <r-woodruff2@ti.com>
5  * Syed Mohammed Khasim <x0khasim@ti.com>
6  *
7  * (C) Copyright 2012
8  * Corscience GmbH & Co. KG
9  * Thomas Weber <weber@corscience.de>
10  *
11  * Configuration settings for the Tricorder board.
12  *
13  * SPDX-License-Identifier:	GPL-2.0+
14  */
15 
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18 
19 /* High Level Configuration Options */
20 #define CONFIG_OMAP			/* in a TI OMAP core */
21 
22 #define CONFIG_MACH_TYPE		MACH_TYPE_TRICORDER
23 /*
24  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
25  * 64 bytes before this address should be set aside for u-boot.img's
26  * header. That is 0x800FFFC0--0x80100000 should not be used for any
27  * other needs.
28  */
29 #define CONFIG_SYS_TEXT_BASE		0x80100000
30 
31 #define CONFIG_SDRC			/* The chip has SDRC controller */
32 
33 #include <asm/arch/cpu.h>		/* get chip and board defs */
34 #include <asm/arch/omap.h>
35 
36 /* Clock Defines */
37 #define V_OSCK				26000000 /* Clock output from T2 */
38 #define V_SCLK				(V_OSCK >> 1)
39 
40 #define CONFIG_MISC_INIT_R
41 
42 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
43 #define CONFIG_SETUP_MEMORY_TAGS
44 #define CONFIG_INITRD_TAG
45 #define CONFIG_REVISION_TAG
46 
47 /* Size of malloc() pool */
48 #define CONFIG_SYS_MALLOC_LEN		(1024*1024)
49 
50 /* Hardware drivers */
51 
52 /* GPIO support */
53 #define CONFIG_OMAP_GPIO
54 
55 /* GPIO banks */
56 #define CONFIG_OMAP3_GPIO_2		/* GPIO32..63 are in GPIO bank 2 */
57 
58 /* LED support */
59 
60 /* NS16550 Configuration */
61 #define CONFIG_SYS_NS16550_SERIAL
62 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
63 #define CONFIG_SYS_NS16550_CLK		48000000 /* 48MHz (APLL96/2) */
64 
65 /* select serial console configuration */
66 #define CONFIG_CONS_INDEX		3
67 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
68 #define CONFIG_SERIAL3			3
69 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
70 					115200}
71 
72 /* I2C */
73 #define CONFIG_SYS_I2C
74 #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
75 #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
76 #define CONFIG_SYS_I2C_OMAP34XX
77 
78 
79 /* EEPROM */
80 #define CONFIG_CMD_EEPROM
81 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
82 #define CONFIG_SYS_EEPROM_BUS_NUM	1
83 
84 /* TWL4030 */
85 #define CONFIG_TWL4030_POWER
86 #define CONFIG_TWL4030_LED
87 
88 /* Board NAND Info */
89 #define CONFIG_MTD_DEVICE		/* needed for mtdparts commands */
90 #define MTDIDS_DEFAULT			"nand0=omap2-nand.0"
91 #define MTDPARTS_DEFAULT		"mtdparts=omap2-nand.0:" \
92 						"128k(SPL)," \
93 						"1m(u-boot)," \
94 						"384k(u-boot-env1)," \
95 						"1152k(mtdoops)," \
96 						"384k(u-boot-env2)," \
97 						"5m(kernel)," \
98 						"2m(fdt)," \
99 						"-(ubi)"
100 
101 #define CONFIG_NAND_OMAP_GPMC
102 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
103 							/* to access nand */
104 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
105 							/* to access nand at */
106 							/* CS0 */
107 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
108 							/* devices */
109 #define CONFIG_BCH
110 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
111 #define CONFIG_SYS_NAND_MAX_ECCPOS	56
112 
113 /* commands to include */
114 #define CONFIG_CMD_MTDPARTS		/* Enable MTD parts commands */
115 #define CONFIG_CMD_NAND			/* NAND support */
116 #define CONFIG_CMD_NAND_LOCK_UNLOCK	/* nand (un)lock commands */
117 #define CONFIG_CMD_UBIFS		/* UBIFS commands */
118 #define CONFIG_LZO			/* LZO is needed for UBIFS */
119 
120 #undef CONFIG_CMD_JFFS2			/* JFFS2 Support */
121 
122 /* needed for ubi */
123 #define CONFIG_RBTREE
124 #define CONFIG_MTD_DEVICE       /* needed for mtdparts commands */
125 #define CONFIG_MTD_PARTITIONS
126 
127 /* Environment information (this is the common part) */
128 
129 
130 /* hang() the board on panic() */
131 #define CONFIG_PANIC_HANG
132 
133 /* environment placement (for NAND), is different for FLASHCARD but does not
134  * harm there */
135 #define CONFIG_ENV_OFFSET		0x120000    /* env start */
136 #define CONFIG_ENV_OFFSET_REDUND	0x2A0000    /* redundant env start */
137 #define CONFIG_ENV_SIZE			(16 << 10)  /* use 16KiB for env */
138 #define CONFIG_ENV_RANGE		(384 << 10) /* allow badblocks in env */
139 
140 /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
141  * value can not be used here! */
142 #define CONFIG_LOADADDR		0x82000000
143 
144 #define CONFIG_COMMON_ENV_SETTINGS \
145 	"console=ttyO2,115200n8\0" \
146 	"mmcdev=0\0" \
147 	"vram=3M\0" \
148 	"defaultdisplay=lcd\0" \
149 	"kernelopts=mtdoops.mtddev=3\0" \
150 	"mtdparts=" MTDPARTS_DEFAULT "\0" \
151 	"mtdids=" MTDIDS_DEFAULT "\0" \
152 	"commonargs=" \
153 		"setenv bootargs console=${console} " \
154 		"${mtdparts} " \
155 		"${kernelopts} " \
156 		"vt.global_cursor_default=0 " \
157 		"vram=${vram} " \
158 		"omapdss.def_disp=${defaultdisplay}\0"
159 
160 #define CONFIG_BOOTCOMMAND "run autoboot"
161 
162 /* specific environment settings for different use cases
163  * FLASHCARD: used to run a rdimage from sdcard to program the device
164  * 'NORMAL': used to boot kernel from sdcard, nand, ...
165  *
166  * The main aim for the FLASHCARD skin is to have an embedded environment
167  * which will not be influenced by any data already on the device.
168  */
169 #ifdef CONFIG_FLASHCARD
170 
171 #define CONFIG_ENV_IS_NOWHERE
172 
173 /* the rdaddr is 16 MiB before the loadaddr */
174 #define CONFIG_ENV_RDADDR	"rdaddr=0x81000000\0"
175 
176 #define CONFIG_EXTRA_ENV_SETTINGS \
177 	CONFIG_COMMON_ENV_SETTINGS \
178 	CONFIG_ENV_RDADDR \
179 	"autoboot=" \
180 	"run commonargs; " \
181 	"setenv bootargs ${bootargs} " \
182 		"flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
183 		"rdinit=/sbin/init; " \
184 	"mmc dev ${mmcdev}; mmc rescan; " \
185 	"fatload mmc ${mmcdev} ${loadaddr} uImage; " \
186 	"fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
187 	"bootm ${loadaddr} ${rdaddr}\0"
188 
189 #else /* CONFIG_FLASHCARD */
190 
191 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
192 
193 #define CONFIG_ENV_IS_IN_NAND
194 
195 #define CONFIG_EXTRA_ENV_SETTINGS \
196 	CONFIG_COMMON_ENV_SETTINGS \
197 	"mmcargs=" \
198 		"run commonargs; " \
199 		"setenv bootargs ${bootargs} " \
200 		"root=/dev/mmcblk0p2 " \
201 		"rootwait " \
202 		"rw\0" \
203 	"nandargs=" \
204 		"run commonargs; " \
205 		"setenv bootargs ${bootargs} " \
206 		"root=ubi0:root " \
207 		"ubi.mtd=7 " \
208 		"rootfstype=ubifs " \
209 		"ro\0" \
210 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
211 	"bootscript=echo Running bootscript from mmc ...; " \
212 		"source ${loadaddr}\0" \
213 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
214 	"mmcboot=echo Booting from mmc ...; " \
215 		"run mmcargs; " \
216 		"bootm ${loadaddr}\0" \
217 	"loaduimage_ubi=ubi part ubi; " \
218 		"ubifsmount ubi:root; " \
219 		"ubifsload ${loadaddr} /boot/uImage\0" \
220 	"loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
221 	"nandboot=echo Booting from nand ...; " \
222 		"run nandargs; " \
223 		"run loaduimage_nand; " \
224 		"bootm ${loadaddr}\0" \
225 	"autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
226 			"if run loadbootscript; then " \
227 				"run bootscript; " \
228 			"else " \
229 				"if run loaduimage; then " \
230 					"run mmcboot; " \
231 				"else run nandboot; " \
232 				"fi; " \
233 			"fi; " \
234 		"else run nandboot; fi\0"
235 
236 #endif /* CONFIG_FLASHCARD */
237 
238 /* Miscellaneous configurable options */
239 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
240 #define CONFIG_CMDLINE_EDITING		/* enable cmdline history */
241 #define CONFIG_AUTO_COMPLETE
242 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
243 /* Print Buffer Size */
244 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
245 					sizeof(CONFIG_SYS_PROMPT) + 16)
246 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
247 
248 /* Boot Argument Buffer Size */
249 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
250 
251 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0 + 0x00000000)
252 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
253 					0x07000000) /* 112 MB */
254 
255 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0 + 0x02000000)
256 
257 /*
258  * OMAP3 has 12 GP timers, they can be driven by the system clock
259  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
260  * This rate is divided by a local divisor.
261  */
262 #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
263 #define CONFIG_SYS_PTV			2 /* Divisor: 2^(PTV+1) => 8 */
264 
265 /*  Physical Memory Map  */
266 #define CONFIG_NR_DRAM_BANKS		2 /* CS1 may or may not be populated */
267 #define PHYS_SDRAM_1			OMAP34XX_SDRC_CS0
268 #define PHYS_SDRAM_2			OMAP34XX_SDRC_CS1
269 
270 /* NAND and environment organization  */
271 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
272 
273 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
274 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
275 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
276 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
277 						CONFIG_SYS_INIT_RAM_SIZE - \
278 						GENERATED_GBL_DATA_SIZE)
279 
280 /* SRAM config */
281 #define CONFIG_SYS_SRAM_START		0x40200000
282 #define CONFIG_SYS_SRAM_SIZE		0x10000
283 
284 /* Defines for SPL */
285 #define CONFIG_SPL_FRAMEWORK
286 #define CONFIG_SPL_NAND_SIMPLE
287 
288 #define CONFIG_SPL_BOARD_INIT
289 #define CONFIG_SPL_NAND_BASE
290 #define CONFIG_SPL_NAND_DRIVERS
291 #define CONFIG_SPL_NAND_ECC
292 #define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
293 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME        "u-boot.img"
294 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION     1
295 
296 #define CONFIG_SPL_TEXT_BASE		0x40200000 /*CONFIG_SYS_SRAM_START*/
297 #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
298 					 CONFIG_SPL_TEXT_BASE)
299 
300 #define CONFIG_SPL_BSS_START_ADDR	0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
301 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
302 
303 /* NAND boot config */
304 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
305 #define CONFIG_SYS_NAND_PAGE_COUNT	64
306 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
307 #define CONFIG_SYS_NAND_OOBSIZE		64
308 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
309 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
310 #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
311 					 13, 14, 16, 17, 18, 19, 20, 21, 22, \
312 					 23, 24, 25, 26, 27, 28, 30, 31, 32, \
313 					 33, 34, 35, 36, 37, 38, 39, 40, 41, \
314 					 42, 44, 45, 46, 47, 48, 49, 50, 51, \
315 					 52, 53, 54, 55, 56}
316 
317 #define CONFIG_SYS_NAND_ECCSIZE		512
318 #define CONFIG_SYS_NAND_ECCBYTES	13
319 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
320 
321 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
322 
323 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x20000
324 #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x100000
325 
326 #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
327 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000	/* 1 MB */
328 
329 #define CONFIG_SYS_ALT_MEMTEST
330 #define CONFIG_SYS_MEMTEST_SCRATCH	0x81000000
331 #endif /* __CONFIG_H */
332