xref: /openbmc/u-boot/include/configs/tricorder.h (revision 089df18b)
1 /*
2  * (C) Copyright 2006-2008
3  * Texas Instruments.
4  * Richard Woodruff <r-woodruff2@ti.com>
5  * Syed Mohammed Khasim <x0khasim@ti.com>
6  *
7  * (C) Copyright 2012
8  * Corscience GmbH & Co. KG
9  * Thomas Weber <weber@corscience.de>
10  *
11  * Configuration settings for the Tricorder board.
12  *
13  * SPDX-License-Identifier:	GPL-2.0+
14  */
15 
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18 
19 #define CONFIG_MACH_TYPE		MACH_TYPE_TRICORDER
20 /*
21  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22  * 64 bytes before this address should be set aside for u-boot.img's
23  * header. That is 0x800FFFC0--0x80100000 should not be used for any
24  * other needs.
25  */
26 #define CONFIG_SYS_TEXT_BASE		0x80100000
27 
28 #define CONFIG_SDRC			/* The chip has SDRC controller */
29 
30 #include <asm/arch/cpu.h>		/* get chip and board defs */
31 #include <asm/arch/omap.h>
32 
33 /* Clock Defines */
34 #define V_OSCK				26000000 /* Clock output from T2 */
35 #define V_SCLK				(V_OSCK >> 1)
36 
37 #define CONFIG_MISC_INIT_R
38 
39 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
40 #define CONFIG_SETUP_MEMORY_TAGS
41 #define CONFIG_INITRD_TAG
42 #define CONFIG_REVISION_TAG
43 
44 /* Size of malloc() pool */
45 #define CONFIG_SYS_MALLOC_LEN		(1024*1024)
46 
47 /* Hardware drivers */
48 
49 /* NS16550 Configuration */
50 #define CONFIG_SYS_NS16550_SERIAL
51 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
52 #define CONFIG_SYS_NS16550_CLK		48000000 /* 48MHz (APLL96/2) */
53 
54 /* select serial console configuration */
55 #define CONFIG_CONS_INDEX		3
56 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
57 #define CONFIG_SERIAL3			3
58 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
59 					115200}
60 
61 /* I2C */
62 #define CONFIG_SYS_I2C
63 #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
64 #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
65 #define CONFIG_SYS_I2C_OMAP34XX
66 
67 
68 /* EEPROM */
69 #define CONFIG_CMD_EEPROM
70 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
71 #define CONFIG_SYS_EEPROM_BUS_NUM	1
72 
73 /* TWL4030 */
74 #define CONFIG_TWL4030_LED
75 
76 /* Board NAND Info */
77 #define CONFIG_MTD_DEVICE		/* needed for mtdparts commands */
78 #define MTDIDS_DEFAULT			"nand0=omap2-nand.0"
79 #define MTDPARTS_DEFAULT		"mtdparts=omap2-nand.0:" \
80 						"128k(SPL)," \
81 						"1m(u-boot)," \
82 						"384k(u-boot-env1)," \
83 						"1152k(mtdoops)," \
84 						"384k(u-boot-env2)," \
85 						"5m(kernel)," \
86 						"2m(fdt)," \
87 						"-(ubi)"
88 
89 #define CONFIG_NAND_OMAP_GPMC
90 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
91 							/* to access nand */
92 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
93 							/* to access nand at */
94 							/* CS0 */
95 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
96 							/* devices */
97 #define CONFIG_BCH
98 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
99 #define CONFIG_SYS_NAND_MAX_ECCPOS	56
100 
101 /* commands to include */
102 #define CONFIG_CMD_MTDPARTS		/* Enable MTD parts commands */
103 #define CONFIG_CMD_NAND			/* NAND support */
104 #define CONFIG_CMD_NAND_LOCK_UNLOCK	/* nand (un)lock commands */
105 #define CONFIG_CMD_UBIFS		/* UBIFS commands */
106 #define CONFIG_LZO			/* LZO is needed for UBIFS */
107 
108 #undef CONFIG_CMD_JFFS2			/* JFFS2 Support */
109 
110 /* needed for ubi */
111 #define CONFIG_RBTREE
112 #define CONFIG_MTD_DEVICE       /* needed for mtdparts commands */
113 #define CONFIG_MTD_PARTITIONS
114 
115 /* Environment information (this is the common part) */
116 
117 
118 /* hang() the board on panic() */
119 #define CONFIG_PANIC_HANG
120 
121 /* environment placement (for NAND), is different for FLASHCARD but does not
122  * harm there */
123 #define CONFIG_ENV_OFFSET		0x120000    /* env start */
124 #define CONFIG_ENV_OFFSET_REDUND	0x2A0000    /* redundant env start */
125 #define CONFIG_ENV_SIZE			(16 << 10)  /* use 16KiB for env */
126 #define CONFIG_ENV_RANGE		(384 << 10) /* allow badblocks in env */
127 
128 /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
129  * value can not be used here! */
130 #define CONFIG_LOADADDR		0x82000000
131 
132 #define CONFIG_COMMON_ENV_SETTINGS \
133 	"console=ttyO2,115200n8\0" \
134 	"mmcdev=0\0" \
135 	"vram=3M\0" \
136 	"defaultdisplay=lcd\0" \
137 	"kernelopts=mtdoops.mtddev=3\0" \
138 	"mtdparts=" MTDPARTS_DEFAULT "\0" \
139 	"mtdids=" MTDIDS_DEFAULT "\0" \
140 	"commonargs=" \
141 		"setenv bootargs console=${console} " \
142 		"${mtdparts} " \
143 		"${kernelopts} " \
144 		"vt.global_cursor_default=0 " \
145 		"vram=${vram} " \
146 		"omapdss.def_disp=${defaultdisplay}\0"
147 
148 #define CONFIG_BOOTCOMMAND "run autoboot"
149 
150 /* specific environment settings for different use cases
151  * FLASHCARD: used to run a rdimage from sdcard to program the device
152  * 'NORMAL': used to boot kernel from sdcard, nand, ...
153  *
154  * The main aim for the FLASHCARD skin is to have an embedded environment
155  * which will not be influenced by any data already on the device.
156  */
157 #ifdef CONFIG_FLASHCARD
158 
159 #define CONFIG_ENV_IS_NOWHERE
160 
161 /* the rdaddr is 16 MiB before the loadaddr */
162 #define CONFIG_ENV_RDADDR	"rdaddr=0x81000000\0"
163 
164 #define CONFIG_EXTRA_ENV_SETTINGS \
165 	CONFIG_COMMON_ENV_SETTINGS \
166 	CONFIG_ENV_RDADDR \
167 	"autoboot=" \
168 	"run commonargs; " \
169 	"setenv bootargs ${bootargs} " \
170 		"flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
171 		"rdinit=/sbin/init; " \
172 	"mmc dev ${mmcdev}; mmc rescan; " \
173 	"fatload mmc ${mmcdev} ${loadaddr} uImage; " \
174 	"fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
175 	"bootm ${loadaddr} ${rdaddr}\0"
176 
177 #else /* CONFIG_FLASHCARD */
178 
179 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
180 
181 #define CONFIG_ENV_IS_IN_NAND
182 
183 #define CONFIG_EXTRA_ENV_SETTINGS \
184 	CONFIG_COMMON_ENV_SETTINGS \
185 	"mmcargs=" \
186 		"run commonargs; " \
187 		"setenv bootargs ${bootargs} " \
188 		"root=/dev/mmcblk0p2 " \
189 		"rootwait " \
190 		"rw\0" \
191 	"nandargs=" \
192 		"run commonargs; " \
193 		"setenv bootargs ${bootargs} " \
194 		"root=ubi0:root " \
195 		"ubi.mtd=7 " \
196 		"rootfstype=ubifs " \
197 		"ro\0" \
198 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
199 	"bootscript=echo Running bootscript from mmc ...; " \
200 		"source ${loadaddr}\0" \
201 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
202 	"mmcboot=echo Booting from mmc ...; " \
203 		"run mmcargs; " \
204 		"bootm ${loadaddr}\0" \
205 	"loaduimage_ubi=ubi part ubi; " \
206 		"ubifsmount ubi:root; " \
207 		"ubifsload ${loadaddr} /boot/uImage\0" \
208 	"loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
209 	"nandboot=echo Booting from nand ...; " \
210 		"run nandargs; " \
211 		"run loaduimage_nand; " \
212 		"bootm ${loadaddr}\0" \
213 	"autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
214 			"if run loadbootscript; then " \
215 				"run bootscript; " \
216 			"else " \
217 				"if run loaduimage; then " \
218 					"run mmcboot; " \
219 				"else run nandboot; " \
220 				"fi; " \
221 			"fi; " \
222 		"else run nandboot; fi\0"
223 
224 #endif /* CONFIG_FLASHCARD */
225 
226 /* Miscellaneous configurable options */
227 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
228 #define CONFIG_CMDLINE_EDITING		/* enable cmdline history */
229 #define CONFIG_AUTO_COMPLETE
230 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
231 /* Print Buffer Size */
232 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
233 					sizeof(CONFIG_SYS_PROMPT) + 16)
234 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
235 
236 /* Boot Argument Buffer Size */
237 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
238 
239 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0 + 0x00000000)
240 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
241 					0x07000000) /* 112 MB */
242 
243 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0 + 0x02000000)
244 
245 /*
246  * OMAP3 has 12 GP timers, they can be driven by the system clock
247  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
248  * This rate is divided by a local divisor.
249  */
250 #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
251 #define CONFIG_SYS_PTV			2 /* Divisor: 2^(PTV+1) => 8 */
252 
253 /*  Physical Memory Map  */
254 #define CONFIG_NR_DRAM_BANKS		2 /* CS1 may or may not be populated */
255 #define PHYS_SDRAM_1			OMAP34XX_SDRC_CS0
256 #define PHYS_SDRAM_2			OMAP34XX_SDRC_CS1
257 
258 /* NAND and environment organization  */
259 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
260 
261 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
262 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
263 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
264 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
265 						CONFIG_SYS_INIT_RAM_SIZE - \
266 						GENERATED_GBL_DATA_SIZE)
267 
268 /* SRAM config */
269 #define CONFIG_SYS_SRAM_START		0x40200000
270 #define CONFIG_SYS_SRAM_SIZE		0x10000
271 
272 /* Defines for SPL */
273 #define CONFIG_SPL_FRAMEWORK
274 #define CONFIG_SPL_NAND_SIMPLE
275 
276 #define CONFIG_SPL_NAND_BASE
277 #define CONFIG_SPL_NAND_DRIVERS
278 #define CONFIG_SPL_NAND_ECC
279 #define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
280 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME        "u-boot.img"
281 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION     1
282 
283 #define CONFIG_SPL_TEXT_BASE		0x40200000 /*CONFIG_SYS_SRAM_START*/
284 #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
285 					 CONFIG_SPL_TEXT_BASE)
286 
287 #define CONFIG_SPL_BSS_START_ADDR	0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
288 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
289 
290 /* NAND boot config */
291 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
292 #define CONFIG_SYS_NAND_PAGE_COUNT	64
293 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
294 #define CONFIG_SYS_NAND_OOBSIZE		64
295 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
296 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
297 #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
298 					 13, 14, 16, 17, 18, 19, 20, 21, 22, \
299 					 23, 24, 25, 26, 27, 28, 30, 31, 32, \
300 					 33, 34, 35, 36, 37, 38, 39, 40, 41, \
301 					 42, 44, 45, 46, 47, 48, 49, 50, 51, \
302 					 52, 53, 54, 55, 56}
303 
304 #define CONFIG_SYS_NAND_ECCSIZE		512
305 #define CONFIG_SYS_NAND_ECCBYTES	13
306 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
307 
308 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
309 
310 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x20000
311 #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x100000
312 
313 #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
314 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000	/* 1 MB */
315 
316 #define CONFIG_SYS_ALT_MEMTEST
317 #define CONFIG_SYS_MEMTEST_SCRATCH	0x81000000
318 #endif /* __CONFIG_H */
319