xref: /openbmc/u-boot/include/configs/trats.h (revision 34a31bf5)
1 /*
2  * Copyright (C) 2011 Samsung Electronics
3  * Heungjun Kim <riverful.kim@samsung.com>
4  *
5  * Configuation settings for the SAMSUNG TRATS (EXYNOS4210) board.
6  *
7  * See file CREDITS for list of people who contributed to this
8  * project.
9  *
10  * This program is free software; you can redistribute it and/or
11  * modify it under the terms of the GNU General Public License as
12  * published by the Free Software Foundation; either version 2 of
13  * the License, or (at your option) any later version.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23  * MA 02111-1307 USA
24  */
25 
26 #ifndef __CONFIG_H
27 #define __CONFIG_H
28 
29 /*
30  * High Level Configuration Options
31  * (easy to change)
32  */
33 #define CONFIG_SAMSUNG		/* in a SAMSUNG core */
34 #define CONFIG_S5P		/* which is in a S5P Family */
35 #define CONFIG_EXYNOS4210	/* which is in a EXYNOS4210 */
36 #define CONFIG_TRATS		/* working with TRATS */
37 #define CONFIG_TIZEN		/* TIZEN lib */
38 
39 #include <asm/arch/cpu.h>	/* get chip and board defs */
40 
41 #define CONFIG_ARCH_CPU_INIT
42 #define CONFIG_DISPLAY_CPUINFO
43 #define CONFIG_DISPLAY_BOARDINFO
44 
45 #ifndef CONFIG_SYS_L2CACHE_OFF
46 #define CONFIG_SYS_L2_PL310
47 #define CONFIG_SYS_PL310_BASE	0x10502000
48 #endif
49 
50 #define CONFIG_SYS_SDRAM_BASE		0x40000000
51 #define CONFIG_SYS_TEXT_BASE		0x63300000
52 
53 /* input clock of PLL: TRATS has 24MHz input clock at EXYNOS4210 */
54 #define CONFIG_SYS_CLK_FREQ_C210	24000000
55 #define CONFIG_SYS_CLK_FREQ		CONFIG_SYS_CLK_FREQ_C210
56 
57 #define CONFIG_SETUP_MEMORY_TAGS
58 #define CONFIG_CMDLINE_TAG
59 #define CONFIG_REVISION_TAG
60 #define CONFIG_CMDLINE_EDITING
61 #define CONFIG_SKIP_LOWLEVEL_INIT
62 #define CONFIG_BOARD_EARLY_INIT_F
63 
64 /* MACH_TYPE_TRATS macro will be removed once added to mach-types */
65 #define MACH_TYPE_TRATS			3928
66 #define CONFIG_MACH_TYPE		MACH_TYPE_TRATS
67 
68 /* Size of malloc() pool */
69 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (1 << 20))
70 
71 /* select serial console configuration */
72 #define CONFIG_SERIAL_MULTI
73 #define CONFIG_SERIAL2			/* use SERIAL 2 */
74 #define CONFIG_BAUDRATE			115200
75 
76 /* MMC */
77 #define CONFIG_GENERIC_MMC
78 #define CONFIG_MMC
79 #define CONFIG_S5P_SDHCI
80 #define CONFIG_SDHCI
81 
82 /* PWM */
83 #define CONFIG_PWM
84 
85 /* It should define before config_cmd_default.h */
86 #define CONFIG_SYS_NO_FLASH
87 
88 /* Command definition */
89 #include <config_cmd_default.h>
90 
91 #undef CONFIG_CMD_FPGA
92 #undef CONFIG_CMD_MISC
93 #undef CONFIG_CMD_NET
94 #undef CONFIG_CMD_NFS
95 #undef CONFIG_CMD_XIMG
96 #undef CONFIG_CMD_CACHE
97 #undef CONFIG_CMD_ONENAND
98 #undef CONFIG_CMD_MTDPARTS
99 #define CONFIG_CMD_MMC
100 
101 #define CONFIG_BOOTDELAY		1
102 #define CONFIG_ZERO_BOOTDELAY_CHECK
103 #define CONFIG_BOOTARGS			"Please use defined boot"
104 #define CONFIG_BOOTCOMMAND		"run mmcboot"
105 
106 #define CONFIG_DEFAULT_CONSOLE		"console=ttySAC2,115200n8\0"
107 #define CONFIG_BOOTBLOCK		"10"
108 #define CONFIG_ENV_COMMON_BOOT		"${console} ${meminfo}"
109 
110 #define CONFIG_ENV_OVERWRITE
111 #define CONFIG_SYS_CONSOLE_INFO_QUIET
112 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
113 
114 #define CONFIG_EXTRA_ENV_SETTINGS \
115 	"bootk=" \
116 		"run loaduimage; bootm 0x40007FC0\0" \
117 	"updatemmc=" \
118 		"mmc boot 0 1 1 1; mmc write 0 0x42008000 0 0x200;" \
119 		"mmc boot 0 1 1 0\0" \
120 	"updatebackup=" \
121 		"mmc boot 0 1 1 2; mmc write 0 0x42100000 0 0x200;" \
122 		"mmc boot 0 1 1 0\0" \
123 	"updatebootb=" \
124 		"mmc read 0 0x42100000 0x80 0x200; run updatebackup\0" \
125 	"lpj=lpj=3981312\0" \
126 	"nfsboot=" \
127 		"set bootargs root=/dev/nfs rw " \
128 		"nfsroot=${nfsroot},nolock,tcp " \
129 		"ip=${ipaddr}:${serverip}:${gatewayip}:" \
130 		"${netmask}:generic:usb0:off " CONFIG_ENV_COMMON_BOOT \
131 		"; run bootk\0" \
132 	"ramfsboot=" \
133 		"set bootargs root=/dev/ram0 rw rootfstype=ext2 " \
134 		"${console} ${meminfo} " \
135 		"initrd=0x43000000,8M ramdisk=8192\0" \
136 	"mmcboot=" \
137 		"set bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
138 		"${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
139 		"run loaduimage; bootm 0x40007FC0\0" \
140 	"bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \
141 	"boottrace=setenv opts initcall_debug; run bootcmd\0" \
142 	"mmcoops=mmc read 0 0x40000000 0x40 8; md 0x40000000 0x400\0" \
143 	"verify=n\0" \
144 	"rootfstype=ext4\0" \
145 	"console=" CONFIG_DEFAULT_CONSOLE \
146 	"meminfo=crashkernel=32M@0x50000000\0" \
147 	"nfsroot=/nfsroot/arm\0" \
148 	"bootblock=" CONFIG_BOOTBLOCK "\0" \
149 	"loaduimage=fatload mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 uImage\0" \
150 	"mmcdev=0\0" \
151 	"mmcbootpart=2\0" \
152 	"mmcrootpart=3\0" \
153 	"opts=always_resume=1"
154 
155 /* Miscellaneous configurable options */
156 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
157 #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
158 #define CONFIG_SYS_PROMPT		"TRATS # "
159 #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
160 #define CONFIG_SYS_PBSIZE		384	/* Print Buffer Size */
161 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
162 /* Boot Argument Buffer Size */
163 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
164 /* memtest works on */
165 #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
166 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + 0x5000000)
167 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x4800000)
168 
169 #define CONFIG_SYS_HZ			1000
170 
171 /* TRATS has 2 banks of DRAM */
172 #define CONFIG_NR_DRAM_BANKS	2
173 #define PHYS_SDRAM_1		CONFIG_SYS_SDRAM_BASE	/* LDDDR2 DMC 0 */
174 #define PHYS_SDRAM_1_SIZE	(512 << 20)		/* 512 MB in CS 0 */
175 #define PHYS_SDRAM_2		0x50000000		/* LPDDR2 DMC 1 */
176 #define PHYS_SDRAM_2_SIZE	(512 << 20)		/* 512 MB in CS 0 */
177 
178 #define CONFIG_SYS_MEM_TOP_HIDE		(1 << 20)	/* ram console */
179 
180 #define CONFIG_SYS_MONITOR_BASE		0x00000000
181 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
182 
183 #define CONFIG_ENV_IS_IN_MMC
184 #define CONFIG_SYS_MMC_ENV_DEV		0
185 #define CONFIG_ENV_SIZE			4096
186 #define CONFIG_ENV_OFFSET		((32 - 4) << 10) /* 32KiB - 4KiB */
187 
188 #define CONFIG_DOS_PARTITION
189 
190 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE)
191 #define CONFIG_SYS_CACHELINE_SIZE       32
192 
193 #include <asm/arch/gpio.h>
194 /*
195  * I2C Settings
196  */
197 #define CONFIG_SOFT_I2C_GPIO_SCL exynos4_gpio_part1_get_nr(b, 7)
198 #define CONFIG_SOFT_I2C_GPIO_SDA exynos4_gpio_part1_get_nr(b, 6)
199 
200 #define CONFIG_SOFT_I2C
201 #define CONFIG_SOFT_I2C_READ_REPEATED_START
202 #define CONFIG_SYS_I2C_SPEED	50000
203 #define CONFIG_I2C_MULTI_BUS
204 #define CONFIG_SYS_MAX_I2C_BUS	7
205 
206 #define CONFIG_PMIC
207 #define CONFIG_PMIC_I2C
208 #define CONFIG_PMIC_MAX8997
209 
210 #define CONFIG_USB_GADGET
211 #define CONFIG_USB_GADGET_S3C_UDC_OTG
212 #define CONFIG_USB_GADGET_DUALSPEED
213 
214 /* LCD */
215 #define CONFIG_EXYNOS_FB
216 #define CONFIG_LCD
217 #define CONFIG_CMD_BMP
218 #define CONFIG_BMP_32BPP
219 #define CONFIG_FB_ADDR		0x52504000
220 #define CONFIG_S6E8AX0
221 #define CONFIG_EXYNOS_MIPI_DSIM
222 #define CONFIG_VIDEO_BMP_GZIP
223 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 120 * 4) + (1 << 12))
224 
225 #endif	/* __CONFIG_H */
226