1 /* 2 * Common configuration header file for all Keystone II EVM platforms 3 * 4 * (C) Copyright 2012-2014 5 * Texas Instruments Incorporated, <www.ti.com> 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #ifndef __CONFIG_KS2_EVM_H 11 #define __CONFIG_KS2_EVM_H 12 13 #define CONFIG_SOC_KEYSTONE 14 15 /* U-Boot Build Configuration */ 16 #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is a 2nd stage loader */ 17 #define CONFIG_BOARD_EARLY_INIT_F 18 #define CONFIG_DISPLAY_CPUINFO 19 20 /* SoC Configuration */ 21 #define CONFIG_ARCH_CPU_INIT 22 #define CONFIG_SYS_ARCH_TIMER 23 #ifndef CONFIG_SYS_TEXT_BASE 24 #define CONFIG_SYS_TEXT_BASE 0x0c000000 25 #endif 26 #define CONFIG_SPL_TARGET "u-boot-spi.gph" 27 #define CONFIG_SYS_DCACHE_OFF 28 29 /* Memory Configuration */ 30 #define CONFIG_NR_DRAM_BANKS 2 31 #define CONFIG_SYS_LPAE_SDRAM_BASE 0x800000000 32 #define CONFIG_MAX_RAM_BANK_SIZE (2 << 30) /* 2GB */ 33 #define CONFIG_STACKSIZE (512 << 10) /* 512 KiB */ 34 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SPL_TEXT_BASE - \ 35 GENERATED_GBL_DATA_SIZE) 36 37 #ifdef CONFIG_SYS_MALLOC_F_LEN 38 #define SPL_MALLOC_F_SIZE CONFIG_SYS_MALLOC_F_LEN 39 #else 40 #define SPL_MALLOC_F_SIZE 0 41 #endif 42 43 /* SPL SPI Loader Configuration */ 44 #define CONFIG_SPL_PAD_TO 65536 45 #define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_PAD_TO - 8) 46 #define CONFIG_SPL_BSS_START_ADDR (CONFIG_SPL_TEXT_BASE + \ 47 CONFIG_SPL_MAX_SIZE) 48 #define CONFIG_SPL_BSS_MAX_SIZE (32 * 1024) 49 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 50 CONFIG_SPL_BSS_MAX_SIZE) 51 #define CONFIG_SYS_SPL_MALLOC_SIZE (32 * 1024) 52 #define CONFIG_SPL_STACK_SIZE (8 * 1024) 53 #define CONFIG_SPL_STACK (CONFIG_SYS_SPL_MALLOC_START + \ 54 CONFIG_SYS_SPL_MALLOC_SIZE + \ 55 SPL_MALLOC_F_SIZE + \ 56 CONFIG_SPL_STACK_SIZE - 4) 57 #define CONFIG_SPL_SPI_LOAD 58 #define CONFIG_SYS_SPI_U_BOOT_OFFS CONFIG_SPL_PAD_TO 59 60 /* UART Configuration */ 61 #define CONFIG_SYS_NS16550_MEM32 62 #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_DM_SERIAL) 63 #define CONFIG_SYS_NS16550_SERIAL 64 #define CONFIG_SYS_NS16550_REG_SIZE -4 65 #endif 66 #define CONFIG_SYS_NS16550_COM1 KS2_UART0_BASE 67 #define CONFIG_SYS_NS16550_COM2 KS2_UART1_BASE 68 #define CONFIG_CONS_INDEX 1 69 70 #ifndef CONFIG_SOC_K2G 71 #define CONFIG_SYS_NS16550_CLK clk_get_rate(KS2_CLK1_6) 72 #else 73 #define CONFIG_SYS_NS16550_CLK clk_get_rate(uart_pll_clk) / 2 74 #endif 75 76 /* SPI Configuration */ 77 #define CONFIG_DAVINCI_SPI 78 #define CONFIG_SYS_SPI_CLK clk_get_rate(KS2_CLK1_6) 79 #define CONFIG_SF_DEFAULT_SPEED 30000000 80 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 81 #define CONFIG_SYS_SPI0 82 #define CONFIG_SYS_SPI_BASE KS2_SPI0_BASE 83 #define CONFIG_SYS_SPI0_NUM_CS 4 84 #define CONFIG_SYS_SPI1 85 #define CONFIG_SYS_SPI1_BASE KS2_SPI1_BASE 86 #define CONFIG_SYS_SPI1_NUM_CS 4 87 #define CONFIG_SYS_SPI2 88 #define CONFIG_SYS_SPI2_BASE KS2_SPI2_BASE 89 #define CONFIG_SYS_SPI2_NUM_CS 4 90 #ifdef CONFIG_SPL_BUILD 91 #undef CONFIG_DM_SPI 92 #undef CONFIG_DM_SPI_FLASH 93 #endif 94 95 /* Network Configuration */ 96 #define CONFIG_PHYLIB 97 #define CONFIG_PHY_MARVELL 98 #define CONFIG_MII 99 #define CONFIG_BOOTP_DEFAULT 100 #define CONFIG_BOOTP_DNS 101 #define CONFIG_BOOTP_DNS2 102 #define CONFIG_BOOTP_SEND_HOSTNAME 103 #define CONFIG_NET_RETRY_COUNT 32 104 #define CONFIG_SYS_SGMII_REFCLK_MHZ 312 105 #define CONFIG_SYS_SGMII_LINERATE_MHZ 1250 106 #define CONFIG_SYS_SGMII_RATESCALE 2 107 108 /* Keyston Navigator Configuration */ 109 #define CONFIG_TI_KSNAV 110 #define CONFIG_KSNAV_QM_BASE_ADDRESS KS2_QM_BASE_ADDRESS 111 #define CONFIG_KSNAV_QM_CONF_BASE KS2_QM_CONF_BASE 112 #define CONFIG_KSNAV_QM_DESC_SETUP_BASE KS2_QM_DESC_SETUP_BASE 113 #define CONFIG_KSNAV_QM_STATUS_RAM_BASE KS2_QM_STATUS_RAM_BASE 114 #define CONFIG_KSNAV_QM_INTD_CONF_BASE KS2_QM_INTD_CONF_BASE 115 #define CONFIG_KSNAV_QM_PDSP1_CMD_BASE KS2_QM_PDSP1_CMD_BASE 116 #define CONFIG_KSNAV_QM_PDSP1_CTRL_BASE KS2_QM_PDSP1_CTRL_BASE 117 #define CONFIG_KSNAV_QM_PDSP1_IRAM_BASE KS2_QM_PDSP1_IRAM_BASE 118 #define CONFIG_KSNAV_QM_MANAGER_QUEUES_BASE KS2_QM_MANAGER_QUEUES_BASE 119 #define CONFIG_KSNAV_QM_MANAGER_Q_PROXY_BASE KS2_QM_MANAGER_Q_PROXY_BASE 120 #define CONFIG_KSNAV_QM_QUEUE_STATUS_BASE KS2_QM_QUEUE_STATUS_BASE 121 #define CONFIG_KSNAV_QM_LINK_RAM_BASE KS2_QM_LINK_RAM_BASE 122 #define CONFIG_KSNAV_QM_REGION_NUM KS2_QM_REGION_NUM 123 #define CONFIG_KSNAV_QM_QPOOL_NUM KS2_QM_QPOOL_NUM 124 125 /* NETCP pktdma */ 126 #define CONFIG_KSNAV_PKTDMA_NETCP 127 #define CONFIG_KSNAV_NETCP_PDMA_CTRL_BASE KS2_NETCP_PDMA_CTRL_BASE 128 #define CONFIG_KSNAV_NETCP_PDMA_TX_BASE KS2_NETCP_PDMA_TX_BASE 129 #define CONFIG_KSNAV_NETCP_PDMA_TX_CH_NUM KS2_NETCP_PDMA_TX_CH_NUM 130 #define CONFIG_KSNAV_NETCP_PDMA_RX_BASE KS2_NETCP_PDMA_RX_BASE 131 #define CONFIG_KSNAV_NETCP_PDMA_RX_CH_NUM KS2_NETCP_PDMA_RX_CH_NUM 132 #define CONFIG_KSNAV_NETCP_PDMA_SCHED_BASE KS2_NETCP_PDMA_SCHED_BASE 133 #define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_BASE KS2_NETCP_PDMA_RX_FLOW_BASE 134 #define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_NUM KS2_NETCP_PDMA_RX_FLOW_NUM 135 #define CONFIG_KSNAV_NETCP_PDMA_RX_FREE_QUEUE KS2_NETCP_PDMA_RX_FREE_QUEUE 136 #define CONFIG_KSNAV_NETCP_PDMA_RX_RCV_QUEUE KS2_NETCP_PDMA_RX_RCV_QUEUE 137 #define CONFIG_KSNAV_NETCP_PDMA_TX_SND_QUEUE KS2_NETCP_PDMA_TX_SND_QUEUE 138 139 /* Keystone net */ 140 #define CONFIG_DRIVER_TI_KEYSTONE_NET 141 #define CONFIG_KSNET_MAC_ID_BASE KS2_MAC_ID_BASE_ADDR 142 #define CONFIG_KSNET_NETCP_BASE KS2_NETCP_BASE 143 #define CONFIG_KSNET_SERDES_SGMII_BASE KS2_SGMII_SERDES_BASE 144 #define CONFIG_KSNET_SERDES_SGMII2_BASE KS2_SGMII_SERDES2_BASE 145 #define CONFIG_KSNET_SERDES_LANES_PER_SGMII KS2_LANES_PER_SGMII_SERDES 146 147 /* SerDes */ 148 #define CONFIG_TI_KEYSTONE_SERDES 149 150 #define CONFIG_AEMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE 151 152 /* I2C Configuration */ 153 #define CONFIG_SYS_I2C_DAVINCI 154 #define CONFIG_SYS_DAVINCI_I2C_SPEED 100000 155 #define CONFIG_SYS_DAVINCI_I2C_SLAVE 0x10 /* SMBus host address */ 156 #define CONFIG_SYS_DAVINCI_I2C_SPEED1 100000 157 #define CONFIG_SYS_DAVINCI_I2C_SLAVE1 0x10 /* SMBus host address */ 158 #define CONFIG_SYS_DAVINCI_I2C_SPEED2 100000 159 #define CONFIG_SYS_DAVINCI_I2C_SLAVE2 0x10 /* SMBus host address */ 160 #define I2C_BUS_MAX 3 161 162 /* EEPROM definitions */ 163 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 164 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 165 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 166 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 167 #define CONFIG_ENV_EEPROM_IS_ON_I2C 168 169 /* NAND Configuration */ 170 #define CONFIG_NAND_DAVINCI 171 #define CONFIG_KEYSTONE_RBL_NAND 172 #define CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE CONFIG_ENV_OFFSET 173 #define CONFIG_SYS_NAND_MASK_CLE 0x4000 174 #define CONFIG_SYS_NAND_MASK_ALE 0x2000 175 #define CONFIG_SYS_NAND_CS 2 176 #define CONFIG_SYS_NAND_USE_FLASH_BBT 177 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST 178 179 #define CONFIG_SYS_NAND_LARGEPAGE 180 #define CONFIG_SYS_NAND_BASE_LIST { 0x30000000, } 181 #define CONFIG_SYS_MAX_NAND_DEVICE 1 182 #define CONFIG_SYS_NAND_MAX_CHIPS 1 183 #define CONFIG_SYS_NAND_NO_SUBPAGE_WRITE 184 #define CONFIG_ENV_SIZE (256 << 10) /* 256 KiB */ 185 #define CONFIG_ENV_IS_IN_NAND 186 #define CONFIG_ENV_OFFSET 0x100000 187 #define CONFIG_MTD_PARTITIONS 188 #define CONFIG_RBTREE 189 #define CONFIG_LZO 190 #define MTDIDS_DEFAULT "nand0=davinci_nand.0" 191 #define MTDPARTS_DEFAULT "mtdparts=davinci_nand.0:" \ 192 "1024k(bootloader)ro,512k(params)ro," \ 193 "-(ubifs)" 194 195 /* USB Configuration */ 196 #define CONFIG_USB_XHCI_KEYSTONE 197 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 198 #define CONFIG_EFI_PARTITION 199 #define CONFIG_FS_FAT 200 #define CONFIG_USB_SS_BASE KS2_USB_SS_BASE 201 #define CONFIG_USB_HOST_XHCI_BASE KS2_USB_HOST_XHCI_BASE 202 #define CONFIG_DEV_USB_PHY_BASE KS2_DEV_USB_PHY_BASE 203 #define CONFIG_USB_PHY_CFG_BASE KS2_USB_PHY_CFG_BASE 204 205 /* U-Boot command configuration */ 206 #define CONFIG_CMD_SAVES 207 #define CONFIG_CMD_UBI 208 #define CONFIG_CMD_UBIFS 209 #define CONFIG_CMD_EEPROM 210 211 /* U-Boot general configuration */ 212 #define CONFIG_MISC_INIT_R 213 #define CONFIG_CRC32_VERIFY 214 #define CONFIG_MX_CYCLIC 215 #define CONFIG_TIMESTAMP 216 217 /* EDMA3 */ 218 #define CONFIG_TI_EDMA3 219 220 #define DEFAULT_FW_INITRAMFS_BOOT_ENV \ 221 "name_fw_rd=k2-fw-initrd.cpio.gz\0" \ 222 "set_rd_spec=setenv rd_spec ${rdaddr}:${filesize}\0" \ 223 "init_fw_rd_net=dhcp ${rdaddr} ${tftp_root}/${name_fw_rd}; " \ 224 "run set_rd_spec\0" \ 225 "init_fw_rd_ramfs=setenv rd_spec -\0" \ 226 "init_fw_rd_ubi=ubifsload ${rdaddr} ${bootdir}/${name_fw_rd}; " \ 227 "run set_rd_spec\0" \ 228 229 #define DEFAULT_PMMC_BOOT_ENV \ 230 "set_name_pmmc=setenv name_pmmc ti-sci-firmware-${soc_variant}.bin\0" \ 231 "dev_pmmc=0\0" \ 232 "get_pmmc_net=dhcp ${loadaddr} ${tftp_root}/${name_pmmc}\0" \ 233 "get_pmmc_ramfs=run get_pmmc_net\0" \ 234 "get_pmmc_mmc=load mmc ${bootpart} ${loadaddr} " \ 235 "${bootdir}/${name_pmmc}\0" \ 236 "get_pmmc_ubi=ubifsload ${loadaddr} ${bootdir}/${name_pmmc}\0" \ 237 "run_pmmc=rproc init; rproc list; " \ 238 "rproc load ${dev_pmmc} ${loadaddr} 0x${filesize}; " \ 239 "rproc start ${dev_pmmc}\0" \ 240 241 #define CONFIG_EXTRA_ENV_SETTINGS \ 242 DEFAULT_LINUX_BOOT_ENV \ 243 CONFIG_EXTRA_ENV_KS2_BOARD_SETTINGS \ 244 "bootdir=/boot\0" \ 245 "tftp_root=/\0" \ 246 "nfs_root=/export\0" \ 247 "mem_lpae=1\0" \ 248 "addr_ubi=0x82000000\0" \ 249 "addr_secdb_key=0xc000000\0" \ 250 "name_kern=zImage\0" \ 251 "run_mon=mon_install ${addr_mon}\0" \ 252 "run_kern=bootz ${loadaddr} ${rd_spec} ${fdtaddr}\0" \ 253 "init_net=run args_all args_net\0" \ 254 "init_nfs=setenv autoload no; dhcp; run args_all args_net\0" \ 255 "init_ubi=run args_all args_ubi; " \ 256 "ubi part ubifs; ubifsmount ubi:rootfs;\0" \ 257 "get_fdt_net=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0" \ 258 "get_fdt_nfs=nfs ${fdtaddr} ${nfs_root}/boot/${name_fdt}\0" \ 259 "get_fdt_ubi=ubifsload ${fdtaddr} ${bootdir}/${name_fdt}\0" \ 260 "get_kern_net=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0" \ 261 "get_kern_nfs=nfs ${loadaddr} ${nfs_root}/boot/${name_kern}\0" \ 262 "get_kern_ubi=ubifsload ${loadaddr} ${bootdir}/${name_kern}\0" \ 263 "get_mon_net=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \ 264 "get_mon_nfs=nfs ${addr_mon} ${nfs_root}/boot/${name_mon}\0" \ 265 "get_mon_ubi=ubifsload ${addr_mon} ${bootdir}/${name_mon}\0" \ 266 "get_uboot_net=dhcp ${loadaddr} ${tftp_root}/${name_uboot}\0" \ 267 "get_uboot_nfs=nfs ${loadaddr} ${nfs_root}/boot/${name_uboot}\0" \ 268 "burn_uboot_spi=sf probe; sf erase 0 0x80000; " \ 269 "sf write ${loadaddr} 0 ${filesize}\0" \ 270 "burn_uboot_nand=nand erase 0 0x100000; " \ 271 "nand write ${loadaddr} 0 ${filesize}\0" \ 272 "args_all=setenv bootargs console=ttyS0,115200n8 rootwait=1\0" \ 273 "args_net=setenv bootargs ${bootargs} rootfstype=nfs " \ 274 "root=/dev/nfs rw nfsroot=${serverip}:${nfs_root}," \ 275 "${nfs_options} ip=dhcp\0" \ 276 "nfs_options=v3,tcp,rsize=4096,wsize=4096\0" \ 277 "get_fdt_ramfs=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0" \ 278 "get_kern_ramfs=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0" \ 279 "get_mon_ramfs=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \ 280 "get_fs_ramfs=dhcp ${rdaddr} ${tftp_root}/${name_fs}\0" \ 281 "get_ubi_net=dhcp ${addr_ubi} ${tftp_root}/${name_ubi}\0" \ 282 "get_ubi_nfs=nfs ${addr_ubi} ${nfs_root}/boot/${name_ubi}\0" \ 283 "burn_ubi=nand erase.part ubifs; " \ 284 "nand write ${addr_ubi} ubifs ${filesize}\0" \ 285 "init_ramfs=run args_all args_ramfs get_fs_ramfs\0" \ 286 "args_ramfs=setenv bootargs ${bootargs} " \ 287 "rdinit=/sbin/init rw root=/dev/ram0 " \ 288 "initrd=0x808080000,80M\0" \ 289 "no_post=1\0" \ 290 "mtdparts=mtdparts=davinci_nand.0:" \ 291 "1024k(bootloader)ro,512k(params)ro,-(ubifs)\0" 292 293 #ifndef CONFIG_BOOTCOMMAND 294 #define CONFIG_BOOTCOMMAND \ 295 "run init_${boot} init_fw_rd_${boot} get_fdt_${boot} " \ 296 "get_mon_${boot} get_kern_${boot} run_mon run_kern" 297 #endif 298 299 #define CONFIG_BOOTARGS \ 300 301 /* Now for the remaining common defines */ 302 #include <configs/ti_armv7_common.h> 303 304 /* We wont be loading up OS from SPL for now.. */ 305 #undef CONFIG_SPL_OS_BOOT 306 307 /* We do not have MMC support.. yet.. */ 308 #undef CONFIG_MMC 309 #undef CONFIG_GENERIC_MMC 310 311 /* And no support for GPIO, yet.. */ 312 313 /* we may include files below only after all above definitions */ 314 #include <asm/arch/hardware.h> 315 #include <asm/arch/clock.h> 316 #ifndef CONFIG_SOC_K2G 317 #define CONFIG_SYS_HZ_CLOCK clk_get_rate(KS2_CLK1_6) 318 #else 319 #define CONFIG_SYS_HZ_CLOCK external_clk[sys_clk] 320 #endif 321 322 #endif /* __CONFIG_KS2_EVM_H */ 323