1 /* 2 * (C) Copyright 2008 3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. 4 * 5 * Wolfgang Denk <wd@denx.de> 6 * Copyright 2004 Freescale Semiconductor. 7 * (C) Copyright 2002,2003 Motorola,Inc. 8 * Xianghua Xiao <X.Xiao@motorola.com> 9 * 10 * SPDX-License-Identifier: GPL-2.0+ 11 */ 12 13 /* 14 * Socrates 15 */ 16 17 #ifndef __CONFIG_H 18 #define __CONFIG_H 19 20 /* High Level Configuration Options */ 21 #define CONFIG_SOCRATES 1 22 23 #define CONFIG_PCI_INDIRECT_BRIDGE 24 25 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 26 27 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ 28 #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */ 29 30 /* 31 * Only possible on E500 Version 2 or newer cores. 32 */ 33 #define CONFIG_ENABLE_36BIT_PHYS 1 34 35 /* 36 * sysclk for MPC85xx 37 * 38 * Two valid values are: 39 * 33000000 40 * 66000000 41 * 42 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 43 * is likely the desired value here, so that is now the default. 44 * The board, however, can run at 66MHz. In any event, this value 45 * must match the settings of some switches. Details can be found 46 * in the README.mpc85xxads. 47 */ 48 49 #ifndef CONFIG_SYS_CLK_FREQ 50 #define CONFIG_SYS_CLK_FREQ 66666666 51 #endif 52 53 /* 54 * These can be toggled for performance analysis, otherwise use default. 55 */ 56 #define CONFIG_L2_CACHE /* toggle L2 cache */ 57 #define CONFIG_BTB /* toggle branch predition */ 58 59 #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 60 61 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 62 #define CONFIG_SYS_MEMTEST_START 0x00400000 63 #define CONFIG_SYS_MEMTEST_END 0x00C00000 64 65 #define CONFIG_SYS_CCSRBAR 0xE0000000 66 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 67 68 /* DDR Setup */ 69 #undef CONFIG_FSL_DDR_INTERACTIVE 70 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 71 #define CONFIG_DDR_SPD 72 73 #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 74 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 75 76 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 77 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 78 #define CONFIG_VERY_BIG_RAM 79 80 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 81 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 82 83 /* I2C addresses of SPD EEPROMs */ 84 #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ 85 86 #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ 87 88 /* Hardcoded values, to use instead of SPD */ 89 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 90 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 91 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 92 #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 93 #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 94 #define CONFIG_SYS_DDR_MODE 0x00480432 95 #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 96 #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 97 #define CONFIG_SYS_DDR_CONFIG 0xC3008000 98 #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 99 #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ 100 101 /* 102 * Flash on the LocalBus 103 */ 104 #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 105 106 #define CONFIG_SYS_FLASH0 0xFE000000 107 #define CONFIG_SYS_FLASH1 0xFC000000 108 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } 109 110 #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ 111 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ 112 113 #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ 114 #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ 115 #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ 116 #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ 117 118 #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */ 119 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/ 120 121 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 122 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 123 #undef CONFIG_SYS_FLASH_CHECKSUM 124 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 125 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 126 127 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 128 129 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 130 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 131 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 132 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ 133 134 #define CONFIG_SYS_INIT_RAM_LOCK 1 135 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 136 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ 137 138 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 139 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 140 141 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ 142 #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ 143 144 /* FPGA and NAND */ 145 #define CONFIG_SYS_FPGA_BASE 0xc0000000 146 #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ 147 #define CONFIG_SYS_HMI_BASE 0xc0010000 148 #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ 149 #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ 150 151 #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) 152 #define CONFIG_SYS_MAX_NAND_DEVICE 1 153 154 /* LIME GDC */ 155 #define CONFIG_SYS_LIME_BASE 0xc8000000 156 #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ 157 #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ 158 #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ 159 160 #define CONFIG_VIDEO_MB862xx 161 #define CONFIG_VIDEO_MB862xx_ACCEL 162 #define CONFIG_VIDEO_LOGO 163 #define CONFIG_VIDEO_BMP_LOGO 164 #define VIDEO_FB_16BPP_PIXEL_SWAP 165 #define VIDEO_FB_16BPP_WORD_SWAP 166 #define CONFIG_SPLASH_SCREEN 167 #define CONFIG_VIDEO_BMP_GZIP 168 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */ 169 170 /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */ 171 #define CONFIG_SYS_MB862xx_CCF 0x10000 172 /* SDRAM parameter */ 173 #define CONFIG_SYS_MB862xx_MMR 0x4157BA63 174 175 /* Serial Port */ 176 177 #define CONFIG_CONS_INDEX 1 178 #define CONFIG_SYS_NS16550_SERIAL 179 #define CONFIG_SYS_NS16550_REG_SIZE 1 180 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 181 182 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 183 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 184 185 #define CONFIG_SYS_BAUDRATE_TABLE \ 186 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 187 188 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 189 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 190 191 /* 192 * I2C 193 */ 194 #define CONFIG_SYS_I2C 195 #define CONFIG_SYS_I2C_FSL 196 #define CONFIG_SYS_FSL_I2C_SPEED 102124 197 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 198 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 199 #define CONFIG_SYS_FSL_I2C2_SPEED 102124 200 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 201 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 202 203 /* I2C RTC */ 204 #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */ 205 #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */ 206 207 /* I2C W83782G HW-Monitoring IC */ 208 #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */ 209 210 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 211 212 /* 213 * General PCI 214 * Memory space is mapped 1-1. 215 */ 216 #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 217 218 /* PCI is clocked by the external source at 33 MHz */ 219 #define CONFIG_PCI_CLK_FREQ 33000000 220 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 221 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 222 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 223 #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 224 #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 225 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 226 227 #if defined(CONFIG_PCI) 228 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 229 #endif /* CONFIG_PCI */ 230 231 #define CONFIG_MII 1 /* MII PHY management */ 232 #define CONFIG_TSEC1 1 233 #define CONFIG_TSEC1_NAME "TSEC0" 234 #define CONFIG_TSEC3 1 235 #define CONFIG_TSEC3_NAME "TSEC1" 236 #undef CONFIG_MPC85XX_FEC 237 238 #define TSEC1_PHY_ADDR 0 239 #define TSEC3_PHY_ADDR 1 240 241 #define TSEC1_PHYIDX 0 242 #define TSEC3_PHYIDX 0 243 #define TSEC1_FLAGS TSEC_GIGABIT 244 #define TSEC3_FLAGS TSEC_GIGABIT 245 246 /* Options are: TSEC[0,1] */ 247 #define CONFIG_ETHPRIME "TSEC0" 248 249 #define CONFIG_HAS_ETH0 250 #define CONFIG_HAS_ETH1 251 252 /* 253 * Environment 254 */ 255 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 256 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 257 #define CONFIG_ENV_SIZE 0x4000 258 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) 259 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 260 261 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 262 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 263 264 #define CONFIG_TIMESTAMP /* Print image info with ts */ 265 266 /* 267 * BOOTP options 268 */ 269 #define CONFIG_BOOTP_BOOTFILESIZE 270 #define CONFIG_BOOTP_BOOTPATH 271 #define CONFIG_BOOTP_GATEWAY 272 #define CONFIG_BOOTP_HOSTNAME 273 274 #undef CONFIG_WATCHDOG /* watchdog disabled */ 275 276 /* 277 * Miscellaneous configurable options 278 */ 279 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 280 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 281 282 /* 283 * For booting Linux, the board info and command line data 284 * have to be in the first 8 MB of memory, since this is 285 * the maximum mapped by the Linux kernel during initialization. 286 */ 287 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 288 289 #if defined(CONFIG_CMD_KGDB) 290 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ 291 #endif 292 293 #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ 294 295 296 #define CONFIG_PREBOOT "echo;" \ 297 "echo Welcome on the ABB Socrates Board;" \ 298 "echo" 299 300 #define CONFIG_EXTRA_ENV_SETTINGS \ 301 "netdev=eth0\0" \ 302 "consdev=ttyS0\0" \ 303 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ 304 "bootfile=/home/tftp/syscon3/uImage\0" \ 305 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ 306 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ 307 "uboot_addr=FFFA0000\0" \ 308 "kernel_addr=FE000000\0" \ 309 "fdt_addr=FE1E0000\0" \ 310 "ramdisk_addr=FE200000\0" \ 311 "fdt_addr_r=B00000\0" \ 312 "kernel_addr_r=200000\0" \ 313 "ramdisk_addr_r=400000\0" \ 314 "rootpath=/opt/eldk/ppc_85xxDP\0" \ 315 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 316 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 317 "nfsroot=$serverip:$rootpath\0" \ 318 "addcons=setenv bootargs $bootargs " \ 319 "console=$consdev,$baudrate\0" \ 320 "addip=setenv bootargs $bootargs " \ 321 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ 322 ":$hostname:$netdev:off panic=1\0" \ 323 "boot_nor=run ramargs addcons;" \ 324 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 325 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 326 "tftp ${fdt_addr_r} ${fdt_file}; " \ 327 "run nfsargs addip addcons;" \ 328 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 329 "update_uboot=tftp 100000 ${uboot_file};" \ 330 "protect off fffa0000 ffffffff;" \ 331 "era fffa0000 ffffffff;" \ 332 "cp.b 100000 fffa0000 ${filesize};" \ 333 "setenv filesize;saveenv\0" \ 334 "update_kernel=tftp 100000 ${bootfile};" \ 335 "era fe000000 fe1dffff;" \ 336 "cp.b 100000 fe000000 ${filesize};" \ 337 "setenv filesize;saveenv\0" \ 338 "update_fdt=tftp 100000 ${fdt_file};" \ 339 "era fe1e0000 fe1fffff;" \ 340 "cp.b 100000 fe1e0000 ${filesize};" \ 341 "setenv filesize;saveenv\0" \ 342 "update_initrd=tftp 100000 ${initrd_file};" \ 343 "era fe200000 fe9fffff;" \ 344 "cp.b 100000 fe200000 ${filesize};" \ 345 "setenv filesize;saveenv\0" \ 346 "clean_data=era fea00000 fff5ffff\0" \ 347 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ 348 "load_usb=usb start;" \ 349 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ 350 "boot_usb=run load_usb usbargs addcons;" \ 351 "bootm ${kernel_addr_r} - ${fdt_addr};" \ 352 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 353 "" 354 #define CONFIG_BOOTCOMMAND "run boot_nor" 355 356 /* pass open firmware flat tree */ 357 358 /* USB support */ 359 #define CONFIG_USB_OHCI_NEW 1 360 #define CONFIG_PCI_OHCI 1 361 #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */ 362 #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2) 363 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 364 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 365 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 366 367 #endif /* __CONFIG_H */ 368