1 /* 2 * (C) Copyright 2008 3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. 4 * 5 * Wolfgang Denk <wd@denx.de> 6 * Copyright 2004 Freescale Semiconductor. 7 * (C) Copyright 2002,2003 Motorola,Inc. 8 * Xianghua Xiao <X.Xiao@motorola.com> 9 * 10 * SPDX-License-Identifier: GPL-2.0+ 11 */ 12 13 /* 14 * Socrates 15 */ 16 17 #ifndef __CONFIG_H 18 #define __CONFIG_H 19 20 /* High Level Configuration Options */ 21 #define CONFIG_SOCRATES 1 22 23 #define CONFIG_PCI_INDIRECT_BRIDGE 24 25 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ 26 27 /* 28 * Only possible on E500 Version 2 or newer cores. 29 */ 30 #define CONFIG_ENABLE_36BIT_PHYS 1 31 32 /* 33 * sysclk for MPC85xx 34 * 35 * Two valid values are: 36 * 33000000 37 * 66000000 38 * 39 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 40 * is likely the desired value here, so that is now the default. 41 * The board, however, can run at 66MHz. In any event, this value 42 * must match the settings of some switches. Details can be found 43 * in the README.mpc85xxads. 44 */ 45 46 #ifndef CONFIG_SYS_CLK_FREQ 47 #define CONFIG_SYS_CLK_FREQ 66666666 48 #endif 49 50 /* 51 * These can be toggled for performance analysis, otherwise use default. 52 */ 53 #define CONFIG_L2_CACHE /* toggle L2 cache */ 54 #define CONFIG_BTB /* toggle branch predition */ 55 56 #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 57 58 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 59 #define CONFIG_SYS_MEMTEST_START 0x00400000 60 #define CONFIG_SYS_MEMTEST_END 0x00C00000 61 62 #define CONFIG_SYS_CCSRBAR 0xE0000000 63 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 64 65 /* DDR Setup */ 66 #undef CONFIG_FSL_DDR_INTERACTIVE 67 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 68 #define CONFIG_DDR_SPD 69 70 #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 71 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 72 73 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 74 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 75 #define CONFIG_VERY_BIG_RAM 76 77 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 78 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 79 80 /* I2C addresses of SPD EEPROMs */ 81 #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ 82 83 #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ 84 85 /* Hardcoded values, to use instead of SPD */ 86 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 87 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 88 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 89 #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 90 #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 91 #define CONFIG_SYS_DDR_MODE 0x00480432 92 #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 93 #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 94 #define CONFIG_SYS_DDR_CONFIG 0xC3008000 95 #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 96 #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ 97 98 /* 99 * Flash on the LocalBus 100 */ 101 #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 102 103 #define CONFIG_SYS_FLASH0 0xFE000000 104 #define CONFIG_SYS_FLASH1 0xFC000000 105 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } 106 107 #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ 108 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ 109 110 #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ 111 #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ 112 #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ 113 #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ 114 115 #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */ 116 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/ 117 118 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 119 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 120 #undef CONFIG_SYS_FLASH_CHECKSUM 121 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 122 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 123 124 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 125 126 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 127 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 128 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 129 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ 130 131 #define CONFIG_SYS_INIT_RAM_LOCK 1 132 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 133 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ 134 135 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 136 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 137 138 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ 139 #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ 140 141 /* FPGA and NAND */ 142 #define CONFIG_SYS_FPGA_BASE 0xc0000000 143 #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ 144 #define CONFIG_SYS_HMI_BASE 0xc0010000 145 #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ 146 #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ 147 148 #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) 149 #define CONFIG_SYS_MAX_NAND_DEVICE 1 150 151 /* LIME GDC */ 152 #define CONFIG_SYS_LIME_BASE 0xc8000000 153 #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ 154 #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ 155 #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ 156 157 #define CONFIG_VIDEO_MB862xx 158 #define CONFIG_VIDEO_MB862xx_ACCEL 159 #define CONFIG_VIDEO_LOGO 160 #define CONFIG_VIDEO_BMP_LOGO 161 #define VIDEO_FB_16BPP_PIXEL_SWAP 162 #define VIDEO_FB_16BPP_WORD_SWAP 163 #define CONFIG_SPLASH_SCREEN 164 #define CONFIG_VIDEO_BMP_GZIP 165 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */ 166 167 /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */ 168 #define CONFIG_SYS_MB862xx_CCF 0x10000 169 /* SDRAM parameter */ 170 #define CONFIG_SYS_MB862xx_MMR 0x4157BA63 171 172 /* Serial Port */ 173 174 #define CONFIG_SYS_NS16550_SERIAL 175 #define CONFIG_SYS_NS16550_REG_SIZE 1 176 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 177 178 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 179 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 180 181 #define CONFIG_SYS_BAUDRATE_TABLE \ 182 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 183 184 /* 185 * I2C 186 */ 187 #define CONFIG_SYS_I2C 188 #define CONFIG_SYS_I2C_FSL 189 #define CONFIG_SYS_FSL_I2C_SPEED 102124 190 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 191 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 192 #define CONFIG_SYS_FSL_I2C2_SPEED 102124 193 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 194 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 195 196 /* I2C RTC */ 197 #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */ 198 #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */ 199 200 /* I2C W83782G HW-Monitoring IC */ 201 #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */ 202 203 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 204 205 /* 206 * General PCI 207 * Memory space is mapped 1-1. 208 */ 209 #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 210 211 /* PCI is clocked by the external source at 33 MHz */ 212 #define CONFIG_PCI_CLK_FREQ 33000000 213 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 214 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 215 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 216 #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 217 #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 218 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 219 220 #if defined(CONFIG_PCI) 221 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 222 #endif /* CONFIG_PCI */ 223 224 #define CONFIG_MII 1 /* MII PHY management */ 225 #define CONFIG_TSEC1 1 226 #define CONFIG_TSEC1_NAME "TSEC0" 227 #define CONFIG_TSEC3 1 228 #define CONFIG_TSEC3_NAME "TSEC1" 229 #undef CONFIG_MPC85XX_FEC 230 231 #define TSEC1_PHY_ADDR 0 232 #define TSEC3_PHY_ADDR 1 233 234 #define TSEC1_PHYIDX 0 235 #define TSEC3_PHYIDX 0 236 #define TSEC1_FLAGS TSEC_GIGABIT 237 #define TSEC3_FLAGS TSEC_GIGABIT 238 239 /* Options are: TSEC[0,1] */ 240 #define CONFIG_ETHPRIME "TSEC0" 241 242 #define CONFIG_HAS_ETH0 243 #define CONFIG_HAS_ETH1 244 245 /* 246 * Environment 247 */ 248 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 249 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 250 #define CONFIG_ENV_SIZE 0x4000 251 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) 252 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 253 254 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 255 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 256 257 #define CONFIG_TIMESTAMP /* Print image info with ts */ 258 259 /* 260 * BOOTP options 261 */ 262 #define CONFIG_BOOTP_BOOTFILESIZE 263 264 #undef CONFIG_WATCHDOG /* watchdog disabled */ 265 266 /* 267 * Miscellaneous configurable options 268 */ 269 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 270 271 /* 272 * For booting Linux, the board info and command line data 273 * have to be in the first 8 MB of memory, since this is 274 * the maximum mapped by the Linux kernel during initialization. 275 */ 276 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 277 278 #if defined(CONFIG_CMD_KGDB) 279 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ 280 #endif 281 282 #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ 283 284 285 #define CONFIG_PREBOOT "echo;" \ 286 "echo Welcome on the ABB Socrates Board;" \ 287 "echo" 288 289 #define CONFIG_EXTRA_ENV_SETTINGS \ 290 "netdev=eth0\0" \ 291 "consdev=ttyS0\0" \ 292 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ 293 "bootfile=/home/tftp/syscon3/uImage\0" \ 294 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ 295 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ 296 "uboot_addr=FFFA0000\0" \ 297 "kernel_addr=FE000000\0" \ 298 "fdt_addr=FE1E0000\0" \ 299 "ramdisk_addr=FE200000\0" \ 300 "fdt_addr_r=B00000\0" \ 301 "kernel_addr_r=200000\0" \ 302 "ramdisk_addr_r=400000\0" \ 303 "rootpath=/opt/eldk/ppc_85xxDP\0" \ 304 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 305 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 306 "nfsroot=$serverip:$rootpath\0" \ 307 "addcons=setenv bootargs $bootargs " \ 308 "console=$consdev,$baudrate\0" \ 309 "addip=setenv bootargs $bootargs " \ 310 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ 311 ":$hostname:$netdev:off panic=1\0" \ 312 "boot_nor=run ramargs addcons;" \ 313 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 314 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 315 "tftp ${fdt_addr_r} ${fdt_file}; " \ 316 "run nfsargs addip addcons;" \ 317 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 318 "update_uboot=tftp 100000 ${uboot_file};" \ 319 "protect off fffa0000 ffffffff;" \ 320 "era fffa0000 ffffffff;" \ 321 "cp.b 100000 fffa0000 ${filesize};" \ 322 "setenv filesize;saveenv\0" \ 323 "update_kernel=tftp 100000 ${bootfile};" \ 324 "era fe000000 fe1dffff;" \ 325 "cp.b 100000 fe000000 ${filesize};" \ 326 "setenv filesize;saveenv\0" \ 327 "update_fdt=tftp 100000 ${fdt_file};" \ 328 "era fe1e0000 fe1fffff;" \ 329 "cp.b 100000 fe1e0000 ${filesize};" \ 330 "setenv filesize;saveenv\0" \ 331 "update_initrd=tftp 100000 ${initrd_file};" \ 332 "era fe200000 fe9fffff;" \ 333 "cp.b 100000 fe200000 ${filesize};" \ 334 "setenv filesize;saveenv\0" \ 335 "clean_data=era fea00000 fff5ffff\0" \ 336 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ 337 "load_usb=usb start;" \ 338 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ 339 "boot_usb=run load_usb usbargs addcons;" \ 340 "bootm ${kernel_addr_r} - ${fdt_addr};" \ 341 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 342 "" 343 #define CONFIG_BOOTCOMMAND "run boot_nor" 344 345 /* pass open firmware flat tree */ 346 347 /* USB support */ 348 #define CONFIG_USB_OHCI_NEW 1 349 #define CONFIG_PCI_OHCI 1 350 #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */ 351 #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2) 352 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 353 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 354 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 355 356 #endif /* __CONFIG_H */ 357