1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * (C) Copyright 2007-2008 4 * Stelian Pop <stelian@popies.net> 5 * Lead Tech Design <www.leadtechdesign.com> 6 * 7 * (C) Copyright 2010 8 * Achim Ehrlich <aehrlich@taskit.de> 9 * taskit GmbH <www.taskit.de> 10 * 11 * (C) Copyright 2012 12 * Markus Hubig <mhubig@imko.de> 13 * IMKO GmbH <www.imko.de> 14 * 15 * (C) Copyright 2014 16 * Heiko Schocher <hs@denx.de> 17 * DENX Software Engineering GmbH 18 * 19 * Configuation settings for the smartweb. 20 */ 21 22 #ifndef __CONFIG_H 23 #define __CONFIG_H 24 25 /* 26 * SoC must be defined first, before hardware.h is included. 27 * In this case SoC is defined in boards.cfg. 28 */ 29 #include <asm/hardware.h> 30 #include <linux/sizes.h> 31 32 /* 33 * Warning: changing CONFIG_SYS_TEXT_BASE requires adapting the initial boot 34 * program. Since the linker has to swallow that define, we must use a pure 35 * hex number here! 36 */ 37 38 /* ARM asynchronous clock */ 39 #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ 40 #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432MHz crystal */ 41 42 /* misc settings */ 43 #define CONFIG_CMDLINE_TAG /* pass commandline to Kernel */ 44 #define CONFIG_SETUP_MEMORY_TAGS /* pass memory defs to kernel */ 45 #define CONFIG_INITRD_TAG /* pass initrd param to kernel */ 46 #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY /* U-Boot is loaded by a bootloader */ 47 48 /* We set the max number of command args high to avoid HUSH bugs. */ 49 #define CONFIG_SYS_MAXARGS 32 50 51 /* setting board specific options */ 52 #define CONFIG_MACH_TYPE MACH_TYPE_SMARTWEB 53 #define CONFIG_ENV_OVERWRITE 1 /* Overwrite ethaddr / serial# */ 54 #define CONFIG_SYS_AUTOLOAD "yes" 55 #define CONFIG_RESET_TO_RETRY 56 57 /* The LED PINs */ 58 #define CONFIG_RED_LED AT91_PIN_PA9 59 #define CONFIG_GREEN_LED AT91_PIN_PA6 60 61 /* 62 * SDRAM: 1 bank, 64 MB, base address 0x20000000 63 * Already initialized before u-boot gets started. 64 */ 65 #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1 66 #define CONFIG_SYS_SDRAM_SIZE (64 * SZ_1M) 67 68 /* 69 * Perform a SDRAM Memtest from the start of SDRAM 70 * till the beginning of the U-Boot position in RAM. 71 */ 72 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 73 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) 74 75 /* Size of malloc() pool */ 76 #define CONFIG_SYS_MALLOC_LEN \ 77 ROUND(3 * CONFIG_ENV_SIZE + (4 * SZ_1M), 0x1000) 78 79 /* NAND flash settings */ 80 #define CONFIG_SYS_MAX_NAND_DEVICE 1 81 #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 82 #define CONFIG_SYS_NAND_DBW_8 83 #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 84 #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 85 #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 86 #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13 87 88 /* general purpose I/O */ 89 #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ 90 #define CONFIG_AT91_GPIO /* enable the GPIO features */ 91 #define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */ 92 93 /* serial console */ 94 #define CONFIG_ATMEL_USART 95 #define CONFIG_USART_BASE ATMEL_BASE_DBGU 96 #define CONFIG_USART_ID ATMEL_ID_SYS 97 98 /* 99 * Ethernet configuration 100 * 101 */ 102 #define CONFIG_MACB 103 #define CONFIG_RMII /* use reduced MII inteface */ 104 #define CONFIG_NET_RETRY_COUNT 20 /* # of DHCP/BOOTP retries */ 105 #define CONFIG_AT91_WANTS_COMMON_PHY 106 107 /* BOOTP and DHCP options */ 108 #define CONFIG_BOOTP_BOOTFILESIZE 109 #define CONFIG_NFSBOOTCOMMAND \ 110 "setenv autoload yes; setenv autoboot yes; " \ 111 "setenv bootargs ${basicargs} ${mtdparts} " \ 112 "root=/dev/nfs ip=dhcp nfsroot=${serverip}:/srv/nfs/rootfs; " \ 113 "dhcp" 114 115 /* Enable the watchdog */ 116 #define CONFIG_AT91SAM9_WATCHDOG 117 #if !defined(CONFIG_SPL_BUILD) 118 #define CONFIG_HW_WATCHDOG 119 #endif 120 #define CONFIG_AT91_HW_WDT_TIMEOUT 15 121 122 #if !defined(CONFIG_SPL_BUILD) 123 /* USB configuration */ 124 #define CONFIG_USB_ATMEL 125 #define CONFIG_USB_ATMEL_CLK_SEL_PLLB 126 #define CONFIG_USB_OHCI_NEW 127 #define CONFIG_SYS_USB_OHCI_CPU_INIT 128 #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_UHP_BASE 129 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260" 130 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 131 132 /* USB DFU support */ 133 134 #define CONFIG_USB_GADGET_AT91 135 136 /* DFU class support */ 137 #define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_1M 138 #define DFU_MANIFEST_POLL_TIMEOUT 25000 139 #endif 140 141 /* General Boot Parameter */ 142 #define CONFIG_BOOTCOMMAND "run flashboot" 143 #define CONFIG_SYS_CBSIZE 512 144 145 /* 146 * RAM Memory address where to put the 147 * Linux Kernel befor starting. 148 */ 149 #define CONFIG_SYS_LOAD_ADDR 0x22000000 150 151 /* 152 * The NAND Flash partitions: 153 */ 154 #define CONFIG_ENV_OFFSET (0x100000) 155 #define CONFIG_ENV_OFFSET_REDUND (0x180000) 156 #define CONFIG_ENV_RANGE (SZ_512K) 157 #define CONFIG_ENV_SIZE (SZ_128K) 158 159 /* 160 * Predefined environment variables. 161 * Usefull to define some easy to use boot commands. 162 */ 163 #define CONFIG_EXTRA_ENV_SETTINGS \ 164 \ 165 "basicargs=console=ttyS0,115200\0" \ 166 \ 167 "mtdparts="CONFIG_MTDPARTS_DEFAULT"\0" 168 169 #ifdef CONFIG_SPL_BUILD 170 #define CONFIG_SYS_INIT_SP_ADDR 0x301000 171 #define CONFIG_SPL_STACK_R 172 #define CONFIG_SPL_STACK_R_ADDR CONFIG_SYS_TEXT_BASE 173 #else 174 /* 175 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM, 176 * leaving the correct space for initial global data structure above that 177 * address while providing maximum stack area below. 178 */ 179 #define CONFIG_SYS_INIT_SP_ADDR \ 180 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE) 181 #endif 182 183 /* Defines for SPL */ 184 #define CONFIG_SPL_TEXT_BASE 0x0 185 #define CONFIG_SPL_MAX_SIZE (SZ_4K) 186 187 #define CONFIG_SPL_BSS_START_ADDR CONFIG_SYS_SDRAM_BASE 188 #define CONFIG_SPL_BSS_MAX_SIZE (SZ_16K) 189 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 190 CONFIG_SPL_BSS_MAX_SIZE) 191 #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN 192 193 #define CONFIG_SYS_NAND_ENABLE_PIN_SPL (2*32 + 14) 194 #define CONFIG_SYS_USE_NANDFLASH 1 195 #define CONFIG_SPL_NAND_DRIVERS 196 #define CONFIG_SPL_NAND_BASE 197 #define CONFIG_SPL_NAND_ECC 198 #define CONFIG_SPL_NAND_RAW_ONLY 199 #define CONFIG_SPL_NAND_SOFTECC 200 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 201 #define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K 202 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 203 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 204 #define CONFIG_SYS_NAND_5_ADDR_CYCLE 205 206 #define CONFIG_SYS_NAND_SIZE (SZ_256M) 207 #define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K 208 #define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K) 209 #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ 210 CONFIG_SYS_NAND_PAGE_SIZE) 211 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 212 #define CONFIG_SYS_NAND_ECCSIZE 256 213 #define CONFIG_SYS_NAND_ECCBYTES 3 214 #define CONFIG_SYS_NAND_OOBSIZE 64 215 #define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \ 216 48, 49, 50, 51, 52, 53, 54, 55, \ 217 56, 57, 58, 59, 60, 61, 62, 63, } 218 219 #define CONFIG_SPL_ATMEL_SIZE 220 #define CONFIG_SYS_MASTER_CLOCK (198656000/2) 221 #define AT91_PLL_LOCK_TIMEOUT 1000000 222 #define CONFIG_SYS_AT91_PLLA 0x2060bf09 223 #define CONFIG_SYS_MCKR 0x100 224 #define CONFIG_SYS_MCKR_CSS (0x02 | CONFIG_SYS_MCKR) 225 #define CONFIG_SYS_AT91_PLLB 0x10483f0e 226 227 #if defined(CONFIG_SPL_BUILD) 228 #define CONFIG_SYS_ICACHE_OFF 229 #define CONFIG_SYS_DCACHE_OFF 230 #endif 231 #endif /* __CONFIG_H */ 232