1 /* 2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board 3 * 4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com> 5 * 6 * See file CREDITS for list of people who contributed to this 7 * project. 8 * 9 * This program is free software; you can redistribute it and/or 10 * modify it under the terms of the GNU General Public License as 11 * published by the Free Software Foundation; either version 2 of 12 * the License, or (at your option) any later version. 13 * 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 * 19 * You should have received a copy of the GNU General Public License 20 * along with this program; if not, write to the Free Software 21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22 * MA 02111-1307 USA 23 */ 24 25 #ifndef __SH7785LCR_H 26 #define __SH7785LCR_H 27 28 #undef DEBUG 29 #define CONFIG_SH 1 30 #define CONFIG_SH4A 1 31 #define CONFIG_CPU_SH7785 1 32 #define CONFIG_SH7785LCR 1 33 34 #define CONFIG_CMD_FLASH 35 #define CONFIG_CMD_MEMORY 36 #define CONFIG_CMD_PCI 37 #define CONFIG_CMD_NET 38 #define CONFIG_CMD_PING 39 #define CONFIG_CMD_NFS 40 #define CONFIG_CMD_DFL 41 #define CONFIG_CMD_SDRAM 42 #define CONFIG_CMD_RUN 43 #define CONFIG_CMD_SAVEENV 44 #define CONFIG_CMD_SH_ZIMAGEBOOT 45 46 #define CONFIG_CMD_USB 47 #define CONFIG_USB_STORAGE 48 #define CONFIG_CMD_EXT2 49 #define CONFIG_CMD_FAT 50 #define CONFIG_DOS_PARTITION 51 #define CONFIG_MAC_PARTITION 52 53 #define CONFIG_BAUDRATE 115200 54 #define CONFIG_BOOTDELAY 3 55 #define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp" 56 57 #define CONFIG_EXTRA_ENV_SETTINGS \ 58 "bootdevice=0:1\0" \ 59 "usbload=usb reset;usbboot;usb stop;bootm\0" 60 61 #define CONFIG_VERSION_VARIABLE 62 #undef CONFIG_SHOW_BOOT_PROGRESS 63 64 /* MEMORY */ 65 #if defined(CONFIG_SH_32BIT) 66 #define CONFIG_SYS_TEXT_BASE 0x8FF80000 67 /* 0x40000000 - 0x47FFFFFF does not use */ 68 #define CONFIG_SH_SDRAM_OFFSET (0x8000000) 69 #define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET) 70 #define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET) 71 #define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024) 72 #define SH7785LCR_FLASH_BASE_1 (0xa0000000) 73 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024) 74 #define SH7785LCR_USB_BASE (0xa6000000) 75 #else 76 #define CONFIG_SYS_TEXT_BASE 0x0FF80000 77 #define SH7785LCR_SDRAM_BASE (0x08000000) 78 #define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024) 79 #define SH7785LCR_FLASH_BASE_1 (0xa0000000) 80 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024) 81 #define SH7785LCR_USB_BASE (0xb4000000) 82 #endif 83 84 #define CONFIG_SYS_LONGHELP 85 #define CONFIG_SYS_PROMPT "=> " 86 #define CONFIG_SYS_CBSIZE 256 87 #define CONFIG_SYS_PBSIZE 256 88 #define CONFIG_SYS_MAXARGS 16 89 #define CONFIG_SYS_BARGSIZE 512 90 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 91 92 /* SCIF */ 93 #define CONFIG_SCIF_CONSOLE 1 94 #define CONFIG_CONS_SCIF1 1 95 #define CONFIG_SCIF_EXT_CLOCK 1 96 #undef CONFIG_SYS_CONSOLE_INFO_QUIET 97 #undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 98 #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE 99 100 101 #define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE) 102 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 103 (SH7785LCR_SDRAM_SIZE) - \ 104 4 * 1024 * 1024) 105 #undef CONFIG_SYS_ALT_MEMTEST 106 #undef CONFIG_SYS_MEMTEST_SCRATCH 107 #undef CONFIG_SYS_LOADS_BAUD_CHANGE 108 109 #define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE) 110 #define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE) 111 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024) 112 113 #define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1) 114 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 115 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) 116 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 117 118 /* FLASH */ 119 #define CONFIG_FLASH_CFI_DRIVER 120 #define CONFIG_SYS_FLASH_CFI 121 #undef CONFIG_SYS_FLASH_QUIET_TEST 122 #define CONFIG_SYS_FLASH_EMPTY_INFO 123 #define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1) 124 #define CONFIG_SYS_MAX_FLASH_SECT 512 125 126 #define CONFIG_SYS_MAX_FLASH_BANKS 1 127 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \ 128 (0 * SH7785LCR_FLASH_BANK_SIZE) } 129 130 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 131 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 132 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 133 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 134 135 #undef CONFIG_SYS_FLASH_PROTECTION 136 #undef CONFIG_SYS_DIRECT_FLASH_TFTP 137 138 /* R8A66597 */ 139 #define CONFIG_USB_R8A66597_HCD 140 #define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE 141 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */ 142 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */ 143 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */ 144 145 /* PCI Controller */ 146 #define CONFIG_PCI 147 #define CONFIG_SH4_PCI 148 #define CONFIG_SH7780_PCI 149 #if defined(CONFIG_SH_32BIT) 150 #define CONFIG_SH7780_PCI_LSR 0x1ff00001 151 #define CONFIG_SH7780_PCI_LAR 0x5f000000 152 #define CONFIG_SH7780_PCI_BAR 0x5f000000 153 #else 154 #define CONFIG_SH7780_PCI_LSR 0x07f00001 155 #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE 156 #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE 157 #endif 158 #define CONFIG_PCI_PNP 159 #define CONFIG_PCI_SCAN_SHOW 1 160 161 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ 162 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS 163 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ 164 165 #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */ 166 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS 167 #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */ 168 169 #if defined(CONFIG_SH_32BIT) 170 #define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE 171 #else 172 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE 173 #endif 174 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE 175 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE 176 177 /* Network device (RTL8169) support */ 178 #define CONFIG_RTL8169 179 180 /* ENV setting */ 181 #define CONFIG_ENV_IS_IN_FLASH 182 #define CONFIG_ENV_OVERWRITE 1 183 #define CONFIG_ENV_SECT_SIZE (256 * 1024) 184 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 185 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 186 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) 187 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) 188 189 /* Board Clock */ 190 /* The SCIF used external clock. system clock only used timer. */ 191 #define CONFIG_SYS_CLK_FREQ 50000000 192 #define CONFIG_SYS_TMU_CLK_DIV 4 193 #define CONFIG_SYS_HZ 1000 194 195 #endif /* __SH7785LCR_H */ 196