xref: /openbmc/u-boot/include/configs/sh7763rdp.h (revision 2d5e86b1)
1 /*
2  * Configuation settings for the Renesas SH7763RDP board
3  *
4  * Copyright (C) 2008 Renesas Solutions Corp.
5  * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #ifndef __SH7763RDP_H
11 #define __SH7763RDP_H
12 
13 #define CONFIG_CPU_SH7763	1
14 #define CONFIG_SH7763RDP	1
15 #define __LITTLE_ENDIAN		1
16 
17 #define CONFIG_BOOTARGS         "console=ttySC2,115200 root=1f01"
18 #define CONFIG_ENV_OVERWRITE    1
19 
20 #define CONFIG_DISPLAY_BOARDINFO
21 #undef  CONFIG_SHOW_BOOT_PROGRESS
22 
23 /* SCIF */
24 #define CONFIG_CONS_SCIF2		1
25 
26 #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
27 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
28 #define CONFIG_SYS_CBSIZE		256	/* Buffer size for input from the Console */
29 #define CONFIG_SYS_PBSIZE		256	/* Buffer size for Console output */
30 #define CONFIG_SYS_MAXARGS		16	/* max args accepted for monitor commands */
31 #define CONFIG_SYS_BARGSIZE	512	/* Buffer size for Boot Arguments
32 								passed to kernel */
33 #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }	/* List of legal baudrate
34 												settings for this board */
35 
36 /* SDRAM */
37 #define CONFIG_SYS_SDRAM_BASE		(0x8C000000)
38 #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
39 #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE)
40 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
41 
42 /* Flash(NOR) */
43 #define CONFIG_SYS_FLASH_BASE		(0xA0000000)
44 #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
45 #define CONFIG_SYS_MAX_FLASH_BANKS (1)
46 #define CONFIG_SYS_MAX_FLASH_SECT  (520)
47 
48 /* U-Boot setting */
49 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
50 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
51 #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
52 /* Size of DRAM reserved for malloc() use */
53 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
54 #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
55 
56 #define CONFIG_SYS_FLASH_CFI
57 #define CONFIG_FLASH_CFI_DRIVER
58 #undef  CONFIG_SYS_FLASH_QUIET_TEST
59 #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
60 /* Timeout for Flash erase operations (in ms) */
61 #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
62 /* Timeout for Flash write operations (in ms) */
63 #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
64 /* Timeout for Flash set sector lock bit operations (in ms) */
65 #define CONFIG_SYS_FLASH_LOCK_TOUT		(3 * 1000)
66 /* Timeout for Flash clear lock bit operations (in ms) */
67 #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
68 /* Use hardware flash sectors protection instead of U-Boot software protection */
69 #undef  CONFIG_SYS_FLASH_PROTECTION
70 #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
71 #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
72 #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
73 #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE))
74 /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
75 #define CONFIG_ENV_OFFSET		(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
76 #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
77 #define CONFIG_ENV_ADDR_REDUND	(CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
78 
79 /* Clock */
80 #define CONFIG_SYS_CLK_FREQ	66666666
81 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
82 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
83 #define CONFIG_SYS_TMU_CLK_DIV		(4)	/* 4 (default), 16, 64, 256 or 1024 */
84 
85 /* Ether */
86 #define CONFIG_SH_ETHER 1
87 #define CONFIG_SH_ETHER_USE_PORT (1)
88 #define CONFIG_SH_ETHER_PHY_ADDR (0x01)
89 #define CONFIG_BITBANGMII
90 #define CONFIG_BITBANGMII_MULTI
91 #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
92 
93 #endif /* __SH7763RDP_H */
94