1 /* 2 * Copyright 2007,2009 Wind River Systems <www.windriver.com> 3 * Copyright 2007 Embedded Specialties, Inc. 4 * Copyright 2004, 2007 Freescale Semiconductor. 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 /* 10 * sbc8548 board configuration file 11 * Please refer to doc/README.sbc8548 for more info. 12 */ 13 #ifndef __CONFIG_H 14 #define __CONFIG_H 15 16 /* 17 * Top level Makefile configuration choices 18 */ 19 #ifdef CONFIG_PCI 20 #define CONFIG_PCI_INDIRECT_BRIDGE 21 #define CONFIG_PCI1 22 #endif 23 24 #ifdef CONFIG_66 25 #define CONFIG_SYS_CLK_DIV 1 26 #endif 27 28 #ifdef CONFIG_33 29 #define CONFIG_SYS_CLK_DIV 2 30 #endif 31 32 #ifdef CONFIG_PCIE 33 #define CONFIG_PCIE1 34 #endif 35 36 /* 37 * High Level Configuration Options 38 */ 39 #define CONFIG_SBC8548 1 /* SBC8548 board specific */ 40 41 /* 42 * If you want to boot from the SODIMM flash, instead of the soldered 43 * on flash, set this, and change JP12, SW2:8 accordingly. 44 */ 45 #undef CONFIG_SYS_ALT_BOOT 46 47 #ifndef CONFIG_SYS_TEXT_BASE 48 #ifdef CONFIG_SYS_ALT_BOOT 49 #define CONFIG_SYS_TEXT_BASE 0xfff00000 50 #else 51 #define CONFIG_SYS_TEXT_BASE 0xfffa0000 52 #endif 53 #endif 54 55 #undef CONFIG_RIO 56 57 #ifdef CONFIG_PCI 58 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 59 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 60 #endif 61 #ifdef CONFIG_PCIE1 62 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 63 #endif 64 65 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 66 #define CONFIG_ENV_OVERWRITE 67 68 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 69 70 /* 71 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4] 72 */ 73 #ifndef CONFIG_SYS_CLK_DIV 74 #define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */ 75 #endif 76 #define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV) 77 78 /* 79 * These can be toggled for performance analysis, otherwise use default. 80 */ 81 #define CONFIG_L2_CACHE /* toggle L2 cache */ 82 #define CONFIG_BTB /* toggle branch predition */ 83 84 /* 85 * Only possible on E500 Version 2 or newer cores. 86 */ 87 #define CONFIG_ENABLE_36BIT_PHYS 1 88 89 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 90 91 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 92 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 93 #define CONFIG_SYS_MEMTEST_END 0x00400000 94 95 #define CONFIG_SYS_CCSRBAR 0xe0000000 96 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 97 98 /* DDR Setup */ 99 #undef CONFIG_FSL_DDR_INTERACTIVE 100 #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 101 /* 102 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD 103 * to collide, meaning you couldn't reliably read either. So 104 * physically remove the LBC PC100 SDRAM module from the board 105 * before enabling the two SPD options below, or check that you 106 * have the hardware fix on your board via "i2c probe" and looking 107 * for a device at 0x53. 108 */ 109 #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 110 #undef CONFIG_DDR_SPD 111 112 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 113 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 114 115 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 116 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 117 #define CONFIG_VERY_BIG_RAM 118 119 #define CONFIG_NUM_DDR_CONTROLLERS 1 120 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 121 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 122 123 /* 124 * The hardware fix for the I2C address collision puts the DDR 125 * SPD at 0x53, but if we are running on an older board w/o the 126 * fix, it will still be at 0x51. We check 0x53 1st. 127 */ 128 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 129 #define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */ 130 131 /* 132 * Make sure required options are set 133 */ 134 #ifndef CONFIG_SPD_EEPROM 135 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 136 #define CONFIG_SYS_DDR_CONTROL 0xc300c000 137 #endif 138 139 #undef CONFIG_CLOCKS_IN_MHZ 140 141 /* 142 * FLASH on the Local Bus 143 * Two banks, one 8MB the other 64MB, using the CFI driver. 144 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have 145 * CS0 the 8MB boot flash, and CS6 the 64MB flash. 146 * 147 * Default: 148 * ec00_0000 efff_ffff 64MB SODIMM 149 * ff80_0000 ffff_ffff 8MB soldered flash 150 * 151 * Alternate: 152 * ef80_0000 efff_ffff 8MB soldered flash 153 * fc00_0000 ffff_ffff 64MB SODIMM 154 * 155 * BR0_8M: 156 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0 157 * Port Size = 8 bits = BRx[19:20] = 01 158 * Use GPCM = BRx[24:26] = 000 159 * Valid = BRx[31] = 1 160 * 161 * BR0_64M: 162 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0 163 * Port Size = 32 bits = BRx[19:20] = 11 164 * 165 * 0 4 8 12 16 20 24 28 166 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M 167 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M 168 */ 169 #define CONFIG_SYS_BR0_8M 0xff800801 170 #define CONFIG_SYS_BR0_64M 0xfc001801 171 172 /* 173 * BR6_8M: 174 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0 175 * Port Size = 8 bits = BRx[19:20] = 01 176 * Use GPCM = BRx[24:26] = 000 177 * Valid = BRx[31] = 1 178 179 * BR6_64M: 180 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0 181 * Port Size = 32 bits = BRx[19:20] = 11 182 * 183 * 0 4 8 12 16 20 24 28 184 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M 185 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M 186 */ 187 #define CONFIG_SYS_BR6_8M 0xef800801 188 #define CONFIG_SYS_BR6_64M 0xec001801 189 190 /* 191 * OR0_8M: 192 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0 193 * XAM = OR0[17:18] = 11 194 * CSNT = OR0[20] = 1 195 * ACS = half cycle delay = OR0[21:22] = 11 196 * SCY = 6 = OR0[24:27] = 0110 197 * TRLX = use relaxed timing = OR0[29] = 1 198 * EAD = use external address latch delay = OR0[31] = 1 199 * 200 * OR0_64M: 201 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0 202 * 203 * 204 * 0 4 8 12 16 20 24 28 205 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M 206 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M 207 */ 208 #define CONFIG_SYS_OR0_8M 0xff806e65 209 #define CONFIG_SYS_OR0_64M 0xfc006e65 210 211 /* 212 * OR6_8M: 213 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0 214 * XAM = OR6[17:18] = 11 215 * CSNT = OR6[20] = 1 216 * ACS = half cycle delay = OR6[21:22] = 11 217 * SCY = 6 = OR6[24:27] = 0110 218 * TRLX = use relaxed timing = OR6[29] = 1 219 * EAD = use external address latch delay = OR6[31] = 1 220 * 221 * OR6_64M: 222 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0 223 * 224 * 0 4 8 12 16 20 24 28 225 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M 226 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M 227 */ 228 #define CONFIG_SYS_OR6_8M 0xff806e65 229 #define CONFIG_SYS_OR6_64M 0xfc006e65 230 231 #ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */ 232 #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */ 233 #define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */ 234 235 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M 236 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M 237 238 #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M 239 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M 240 #else /* JP12 in alternate position */ 241 #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */ 242 #define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */ 243 244 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M 245 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M 246 247 #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M 248 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M 249 #endif 250 251 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK 252 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \ 253 CONFIG_SYS_ALT_FLASH} 254 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 255 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 256 #undef CONFIG_SYS_FLASH_CHECKSUM 257 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 258 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 259 260 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 261 262 #define CONFIG_FLASH_CFI_DRIVER 263 #define CONFIG_SYS_FLASH_CFI 264 #define CONFIG_SYS_FLASH_EMPTY_INFO 265 266 /* CS5 = Local bus peripherals controlled by the EPLD */ 267 268 #define CONFIG_SYS_BR5_PRELIM 0xf8000801 269 #define CONFIG_SYS_OR5_PRELIM 0xff006e65 270 #define CONFIG_SYS_EPLD_BASE 0xf8000000 271 #define CONFIG_SYS_LED_DISP_BASE 0xf8000000 272 #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000 273 #define CONFIG_SYS_BD_REV 0xf8300000 274 #define CONFIG_SYS_EEPROM_BASE 0xf8b00000 275 276 /* 277 * SDRAM on the Local Bus (CS3 and CS4) 278 * Note that most boards have a hardware errata where both the 279 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible 280 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM. 281 * A hardware workaround is also available, see README.sbc8548 file. 282 */ 283 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 284 #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */ 285 286 /* 287 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM. 288 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 289 * 290 * For BR3, need: 291 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 292 * port-size = 32-bits = BR2[19:20] = 11 293 * no parity checking = BR2[21:22] = 00 294 * SDRAM for MSEL = BR2[24:26] = 011 295 * Valid = BR[31] = 1 296 * 297 * 0 4 8 12 16 20 24 28 298 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 299 * 300 */ 301 302 #define CONFIG_SYS_BR3_PRELIM 0xf0001861 303 304 /* 305 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 306 * 307 * For OR3, need: 308 * 64MB mask for AM, OR3[0:7] = 1111 1100 309 * XAM, OR3[17:18] = 11 310 * 10 columns OR3[19-21] = 011 311 * 12 rows OR3[23-25] = 011 312 * EAD set for extra time OR[31] = 0 313 * 314 * 0 4 8 12 16 20 24 28 315 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 316 */ 317 318 #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 319 320 /* 321 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM. 322 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000. 323 * 324 * For BR4, need: 325 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0 326 * port-size = 32-bits = BR2[19:20] = 11 327 * no parity checking = BR2[21:22] = 00 328 * SDRAM for MSEL = BR2[24:26] = 011 329 * Valid = BR[31] = 1 330 * 331 * 0 4 8 12 16 20 24 28 332 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861 333 * 334 */ 335 336 #define CONFIG_SYS_BR4_PRELIM 0xf4001861 337 338 /* 339 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 340 * 341 * For OR4, need: 342 * 64MB mask for AM, OR3[0:7] = 1111 1100 343 * XAM, OR3[17:18] = 11 344 * 10 columns OR3[19-21] = 011 345 * 12 rows OR3[23-25] = 011 346 * EAD set for extra time OR[31] = 0 347 * 348 * 0 4 8 12 16 20 24 28 349 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0 350 */ 351 352 #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 353 354 #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */ 355 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 356 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 357 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 358 359 /* 360 * Common settings for all Local Bus SDRAM commands. 361 */ 362 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 363 | LSDMR_BSMA1516 \ 364 | LSDMR_PRETOACT3 \ 365 | LSDMR_ACTTORW3 \ 366 | LSDMR_BUFCMD \ 367 | LSDMR_BL8 \ 368 | LSDMR_WRC2 \ 369 | LSDMR_CL3 \ 370 ) 371 372 #define CONFIG_SYS_LBC_LSDMR_PCHALL \ 373 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 374 #define CONFIG_SYS_LBC_LSDMR_ARFRSH \ 375 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 376 #define CONFIG_SYS_LBC_LSDMR_MRW \ 377 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 378 #define CONFIG_SYS_LBC_LSDMR_RFEN \ 379 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN) 380 381 #define CONFIG_SYS_INIT_RAM_LOCK 1 382 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 383 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 384 385 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */ 386 387 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 388 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 389 390 /* 391 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and 392 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM 393 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg 394 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right 395 * thing for MONITOR_LEN in both cases. 396 */ 397 #define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1) 398 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 399 400 /* Serial Port */ 401 #define CONFIG_CONS_INDEX 1 402 #define CONFIG_SYS_NS16550_SERIAL 403 #define CONFIG_SYS_NS16550_REG_SIZE 1 404 #define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV) 405 406 #define CONFIG_SYS_BAUDRATE_TABLE \ 407 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 408 409 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 410 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 411 412 /* 413 * I2C 414 */ 415 #define CONFIG_SYS_I2C 416 #define CONFIG_SYS_I2C_FSL 417 #define CONFIG_SYS_FSL_I2C_SPEED 400000 418 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 419 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 420 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 421 422 /* 423 * General PCI 424 * Memory space is mapped 1-1, but I/O space must start from 0. 425 */ 426 #define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */ 427 #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 428 429 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 430 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 431 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 432 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 433 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 434 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 435 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 436 #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ 437 438 #ifdef CONFIG_PCIE1 439 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 440 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 441 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 442 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 443 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 444 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 445 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 446 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 447 #endif 448 449 #ifdef CONFIG_RIO 450 /* 451 * RapidIO MMU 452 */ 453 #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000 454 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */ 455 #endif 456 457 #if defined(CONFIG_PCI) 458 #undef CONFIG_EEPRO100 459 #undef CONFIG_TULIP 460 461 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 462 463 #endif /* CONFIG_PCI */ 464 465 #if defined(CONFIG_TSEC_ENET) 466 467 #define CONFIG_MII 1 /* MII PHY management */ 468 #define CONFIG_TSEC1 1 469 #define CONFIG_TSEC1_NAME "eTSEC0" 470 #define CONFIG_TSEC2 1 471 #define CONFIG_TSEC2_NAME "eTSEC1" 472 #undef CONFIG_MPC85XX_FEC 473 474 #define TSEC1_PHY_ADDR 0x19 475 #define TSEC2_PHY_ADDR 0x1a 476 477 #define TSEC1_PHYIDX 0 478 #define TSEC2_PHYIDX 0 479 480 #define TSEC1_FLAGS TSEC_GIGABIT 481 #define TSEC2_FLAGS TSEC_GIGABIT 482 483 /* Options are: eTSEC[0-3] */ 484 #define CONFIG_ETHPRIME "eTSEC0" 485 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 486 #endif /* CONFIG_TSEC_ENET */ 487 488 /* 489 * Environment 490 */ 491 #define CONFIG_ENV_IS_IN_FLASH 1 492 #define CONFIG_ENV_SIZE 0x2000 493 #if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */ 494 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000) 495 #define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */ 496 #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */ 497 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 498 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 499 #else 500 #warning undefined environment size/location. 501 #endif 502 503 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 504 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 505 506 /* 507 * BOOTP options 508 */ 509 #define CONFIG_BOOTP_BOOTFILESIZE 510 #define CONFIG_BOOTP_BOOTPATH 511 #define CONFIG_BOOTP_GATEWAY 512 #define CONFIG_BOOTP_HOSTNAME 513 514 /* 515 * Command line configuration. 516 */ 517 #define CONFIG_CMD_REGINFO 518 519 #if defined(CONFIG_PCI) 520 #define CONFIG_CMD_PCI 521 #endif 522 523 #undef CONFIG_WATCHDOG /* watchdog disabled */ 524 525 /* 526 * Miscellaneous configurable options 527 */ 528 #define CONFIG_CMDLINE_EDITING /* undef to save memory */ 529 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 530 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 531 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 532 #if defined(CONFIG_CMD_KGDB) 533 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 534 #else 535 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 536 #endif 537 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 538 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 539 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 540 541 /* 542 * For booting Linux, the board info and command line data 543 * have to be in the first 8 MB of memory, since this is 544 * the maximum mapped by the Linux kernel during initialization. 545 */ 546 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 547 548 #if defined(CONFIG_CMD_KGDB) 549 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 550 #endif 551 552 /* 553 * Environment Configuration 554 */ 555 #if defined(CONFIG_TSEC_ENET) 556 #define CONFIG_HAS_ETH0 557 #define CONFIG_HAS_ETH1 558 #endif 559 560 #define CONFIG_IPADDR 192.168.0.55 561 562 #define CONFIG_HOSTNAME sbc8548 563 #define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx" 564 #define CONFIG_BOOTFILE "/uImage" 565 #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */ 566 567 #define CONFIG_SERVERIP 192.168.0.2 568 #define CONFIG_GATEWAYIP 192.168.0.1 569 #define CONFIG_NETMASK 255.255.255.0 570 571 #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 572 573 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 574 575 #define CONFIG_BAUDRATE 115200 576 577 #define CONFIG_EXTRA_ENV_SETTINGS \ 578 "netdev=eth0\0" \ 579 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 580 "tftpflash=tftpboot $loadaddr $uboot; " \ 581 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 582 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 583 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 584 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 585 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 586 "consoledev=ttyS0\0" \ 587 "ramdiskaddr=2000000\0" \ 588 "ramdiskfile=uRamdisk\0" \ 589 "fdtaddr=1e00000\0" \ 590 "fdtfile=sbc8548.dtb\0" 591 592 #define CONFIG_NFSBOOTCOMMAND \ 593 "setenv bootargs root=/dev/nfs rw " \ 594 "nfsroot=$serverip:$rootpath " \ 595 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 596 "console=$consoledev,$baudrate $othbootargs;" \ 597 "tftp $loadaddr $bootfile;" \ 598 "tftp $fdtaddr $fdtfile;" \ 599 "bootm $loadaddr - $fdtaddr" 600 601 #define CONFIG_RAMBOOTCOMMAND \ 602 "setenv bootargs root=/dev/ram rw " \ 603 "console=$consoledev,$baudrate $othbootargs;" \ 604 "tftp $ramdiskaddr $ramdiskfile;" \ 605 "tftp $loadaddr $bootfile;" \ 606 "tftp $fdtaddr $fdtfile;" \ 607 "bootm $loadaddr $ramdiskaddr $fdtaddr" 608 609 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 610 611 #endif /* __CONFIG_H */ 612