xref: /openbmc/u-boot/include/configs/s32v234evb.h (revision eb5ba3ae)
1 /*
2  * (C) Copyright 2015-2016 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  *
6  * Configuration settings for the Freescale S32V234 EVB board.
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #ifndef CONFIG_SPL_BUILD
13 #include <config_distro_defaults.h>
14 #endif
15 
16 #include <asm/arch/imx-regs.h>
17 
18 #define CONFIG_S32V234
19 #define CONFIG_DM
20 
21 /* Config GIC */
22 #define CONFIG_GICV2
23 #define GICD_BASE 0x7D001000
24 #define GICC_BASE 0x7D002000
25 
26 #define CONFIG_REMAKE_ELF
27 #undef CONFIG_RUN_FROM_IRAM_ONLY
28 
29 #define CONFIG_RUN_FROM_DDR1
30 #undef CONFIG_RUN_FROM_DDR0
31 
32 /* Run by default from DDR1  */
33 #ifdef CONFIG_RUN_FROM_DDR0
34 #define DDR_BASE_ADDR		0x80000000
35 #else
36 #define DDR_BASE_ADDR		0xC0000000
37 #endif
38 
39 #define CONFIG_MACH_TYPE		4146
40 
41 #define CONFIG_SKIP_LOWLEVEL_INIT
42 
43 /* Config CACHE */
44 #define CONFIG_CMD_CACHE
45 
46 #define CONFIG_SYS_FULL_VA
47 
48 /* Enable passing of ATAGs */
49 #define CONFIG_CMDLINE_TAG
50 
51 /* SMP Spin Table Definitions */
52 #define CPU_RELEASE_ADDR                (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
53 
54 /* Generic Timer Definitions */
55 #define COUNTER_FREQUENCY               (1000000000)	/* 1000MHz */
56 #define CONFIG_SYS_FSL_ERRATUM_A008585
57 
58 /* Size of malloc() pool */
59 #ifdef CONFIG_RUN_FROM_IRAM_ONLY
60 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1 * 1024 * 1024)
61 #else
62 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 2 * 1024 * 1024)
63 #endif
64 
65 #define CONFIG_DM_SERIAL
66 #define CONFIG_FSL_LINFLEXUART
67 #define LINFLEXUART_BASE		LINFLEXD0_BASE_ADDR
68 
69 #define CONFIG_DEBUG_UART_LINFLEXUART
70 #define CONFIG_DEBUG_UART_BASE		LINFLEXUART_BASE
71 
72 /* Allow to overwrite serial and ethaddr */
73 #define CONFIG_ENV_OVERWRITE
74 #define CONFIG_SYS_UART_PORT		(1)
75 
76 #undef CONFIG_CMD_IMLS
77 
78 #define CONFIG_FSL_ESDHC
79 #define CONFIG_FSL_USDHC
80 #define CONFIG_SYS_FSL_ESDHC_ADDR	USDHC_BASE_ADDR
81 #define CONFIG_SYS_FSL_ESDHC_NUM	1
82 
83 #define CONFIG_CMD_MMC
84 /* #define CONFIG_CMD_EXT2 EXT2 Support */
85 
86 #if 0
87 
88 /* Ethernet config */
89 #define CONFIG_CMD_PING
90 #define CONFIG_CMD_MII
91 #define CONFIG_FEC_MXC
92 #define CONFIG_MII
93 #define IMX_FEC_BASE            ENET_BASE_ADDR
94 #define CONFIG_FEC_XCV_TYPE     RMII
95 #define CONFIG_FEC_MXC_PHYADDR  0
96 #define CONFIG_PHYLIB
97 #define CONFIG_PHY_MICREL
98 #endif
99 
100 #if 0				/* Disable until the FLASH will be implemented */
101 #define CONFIG_SYS_USE_NAND
102 #endif
103 
104 #ifdef CONFIG_SYS_USE_NAND
105 /* Nand Flash Configs */
106 #define	CONFIG_CMD_NAND
107 #define CONFIG_JFFS2_NAND
108 #define MTD_NAND_FSL_NFC_SWECC 1
109 #define CONFIG_NAND_FSL_NFC
110 #define CONFIG_SYS_NAND_BASE		0x400E0000
111 #define CONFIG_SYS_MAX_NAND_DEVICE	1
112 #define NAND_MAX_CHIPS			CONFIG_SYS_MAX_NAND_DEVICE
113 #define CONFIG_SYS_NAND_SELECT_DEVICE
114 #define CONFIG_SYS_64BIT_VSPRINTF	/* needed for nand_util.c */
115 #endif
116 
117 #define CONFIG_LOADADDR			0xC307FFC0
118 #define CONFIG_BOOTARGS			"console=ttyLF0 root=/dev/ram rw"
119 
120 #define CONFIG_CMD_ENV
121 #define CONFIG_EXTRA_ENV_SETTINGS \
122 	"boot_scripts=boot.scr.uimg boot.scr\0" \
123 	"scriptaddr=" __stringify(CONFIG_LOADADDR) "\0" \
124 	"console=ttyLF0,115200\0" \
125 	"fdt_file=s32v234-evb.dtb\0" \
126 	"fdt_high=0xffffffff\0" \
127 	"initrd_high=0xffffffff\0" \
128 	"fdt_addr_r=0xC2000000\0" \
129 	"kernel_addr_r=0xC307FFC0\0" \
130 	"ramdisk_addr_r=0xC4000000\0" \
131 	"ramdisk=rootfs.uimg\0"\
132 	"ip_dyn=yes\0" \
133 	"mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \
134 	"update_sd_firmware_filename=u-boot.imx\0" \
135 	"update_sd_firmware=" \
136 		"if test ${ip_dyn} = yes; then " \
137 			"setenv get_cmd dhcp; " \
138 		"else " \
139 			"setenv get_cmd tftp; " \
140 		"fi; " \
141 		"if mmc dev ${mmcdev}; then "	\
142 			"if ${get_cmd} ${update_sd_firmware_filename}; then " \
143 				"setexpr fw_sz ${filesize} / 0x200; " \
144 				"setexpr fw_sz ${fw_sz} + 1; "	\
145 				"mmc write ${loadaddr} 0x2 ${fw_sz}; " \
146 			"fi; "	\
147 		"fi\0" \
148 	"loadramdisk=fatload mmc ${mmcdev}:${mmcpart} ${ramdisk_addr} ${ramdisk}\0" \
149 	"jtagboot=echo Booting using jtag...; " \
150 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
151 	"jtagsdboot=echo Booting loading Linux with ramdisk from SD...; " \
152 		"run loaduimage; run loadramdisk; run loadfdt;"\
153 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
154 	"boot_net_usb_start=true\0" \
155 	BOOTENV
156 
157 #define BOOT_TARGET_DEVICES(func) \
158 	func(MMC, mmc, 1) \
159 	func(MMC, mmc, 0) \
160 	func(DHCP, dhcp, na)
161 
162 #define CONFIG_BOOTCOMMAND \
163 	"run distro_bootcmd"
164 
165 #include <config_distro_bootcmd.h>
166 
167 /* Miscellaneous configurable options */
168 #define CONFIG_SYS_LONGHELP	/* undef to save memory */
169 #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
170 #define CONFIG_SYS_PROMPT		"=> "
171 #undef CONFIG_AUTO_COMPLETE
172 #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
173 #define CONFIG_SYS_PBSIZE		\
174 			(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
175 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
176 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
177 #define CONFIG_CMDLINE_EDITING
178 
179 #define CONFIG_CMD_MEMTEST
180 #define CONFIG_SYS_MEMTEST_START	(DDR_BASE_ADDR)
181 #define CONFIG_SYS_MEMTEST_END		(DDR_BASE_ADDR + 0x7C00000)
182 
183 #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
184 #define CONFIG_SYS_HZ				1000
185 
186 #define CONFIG_SYS_TEXT_BASE		0x3E800000	/* SDRAM */
187 
188 #ifdef CONFIG_RUN_FROM_IRAM_ONLY
189 #define CONFIG_SYS_MALLOC_BASE		(DDR_BASE_ADDR)
190 #endif
191 
192 #if 0
193 /* Configure PXE */
194 #define CONFIG_BOOTP_PXE
195 #define CONFIG_BOOTP_PXE_CLIENTARCH	0x100
196 #endif
197 
198 /* Physical memory map */
199 /* EVB board has 2x256 MB DDR chips, DDR0 and DDR1, u-boot is using just one */
200 #define CONFIG_NR_DRAM_BANKS		1
201 #define PHYS_SDRAM			(DDR_BASE_ADDR)
202 #define PHYS_SDRAM_SIZE			(256 * 1024 * 1024)
203 
204 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM
205 #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
206 #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
207 
208 #define CONFIG_SYS_INIT_SP_OFFSET \
209 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
210 #define CONFIG_SYS_INIT_SP_ADDR \
211 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
212 
213 /* environment organization */
214 #define CONFIG_ENV_SIZE			(8 * 1024)
215 #define CONFIG_ENV_IS_IN_MMC
216 
217 #define CONFIG_ENV_OFFSET		(12 * 64 * 1024)
218 #define CONFIG_SYS_MMC_ENV_DEV		0
219 
220 
221 #define CONFIG_BOOTP_BOOTFILESIZE
222 #define CONFIG_BOOTP_BOOTPATH
223 #define CONFIG_BOOTP_GATEWAY
224 #define CONFIG_BOOTP_HOSTNAME
225 
226 #endif
227