xref: /openbmc/u-boot/include/configs/rsk7264.h (revision 8f0960e8)
17fbeb642SPhil Edworthy /*
2efa4e1b9SPhil Edworthy  * Configuation settings for the Renesas RSK2+SH7264 board
37fbeb642SPhil Edworthy  *
47fbeb642SPhil Edworthy  * Copyright (C) 2011 Renesas Electronics Europe Ltd.
57fbeb642SPhil Edworthy  * Copyright (C) 2008 Nobuhiro Iwamatsu
67fbeb642SPhil Edworthy  * Copyright (C) 2008 Renesas Solutions Corp.
77fbeb642SPhil Edworthy  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
97fbeb642SPhil Edworthy  */
107fbeb642SPhil Edworthy 
117fbeb642SPhil Edworthy #ifndef __RSK7264_H
127fbeb642SPhil Edworthy #define __RSK7264_H
137fbeb642SPhil Edworthy 
147fbeb642SPhil Edworthy #undef DEBUG
157fbeb642SPhil Edworthy #define CONFIG_SH2A		1
167fbeb642SPhil Edworthy #define CONFIG_CPU_SH7264	1
177fbeb642SPhil Edworthy #define CONFIG_RSK7264		1
187fbeb642SPhil Edworthy 
19efa4e1b9SPhil Edworthy #ifndef _CONFIG_CMD_DEFAULT_H
20efa4e1b9SPhil Edworthy # include <config_cmd_default.h>
21efa4e1b9SPhil Edworthy #endif
227fbeb642SPhil Edworthy 
237fbeb642SPhil Edworthy #define CONFIG_BAUDRATE		115200
247fbeb642SPhil Edworthy #define CONFIG_BOOTARGS		"console=ttySC3,115200"
257fbeb642SPhil Edworthy #define CONFIG_BOOTDELAY	3
26efa4e1b9SPhil Edworthy #define CONFIG_SYS_BAUDRATE_TABLE	{ CONFIG_BAUDRATE }
277fbeb642SPhil Edworthy 
28efa4e1b9SPhil Edworthy #define CONFIG_SYS_LONGHELP	1	/* undef to save memory	*/
297fbeb642SPhil Edworthy #define CONFIG_SYS_CBSIZE	256	/* Buffer size for input from the Console */
307fbeb642SPhil Edworthy #define CONFIG_SYS_PBSIZE	256	/* Buffer size for Console output */
317fbeb642SPhil Edworthy #define CONFIG_SYS_MAXARGS	16	/* max args accepted for monitor commands */
327fbeb642SPhil Edworthy 
33efa4e1b9SPhil Edworthy /* Serial */
347fbeb642SPhil Edworthy #define CONFIG_SCIF_CONSOLE	1
357fbeb642SPhil Edworthy #define CONFIG_CONS_SCIF3	1
367fbeb642SPhil Edworthy 
37efa4e1b9SPhil Edworthy /* Memory */
38efa4e1b9SPhil Edworthy /* u-boot relocated to top 256KB of ram */
39efa4e1b9SPhil Edworthy #define CONFIG_SYS_TEXT_BASE		0x0CFC0000
40efa4e1b9SPhil Edworthy #define CONFIG_SYS_SDRAM_BASE		0x0C000000
417fbeb642SPhil Edworthy #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
427fbeb642SPhil Edworthy 
43efa4e1b9SPhil Edworthy #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
44efa4e1b9SPhil Edworthy #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE - 0x100000)
457fbeb642SPhil Edworthy #define CONFIG_SYS_MALLOC_LEN		(256 * 1024)
46efa4e1b9SPhil Edworthy #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
47efa4e1b9SPhil Edworthy #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 4*1024*1024)
487fbeb642SPhil Edworthy 
49efa4e1b9SPhil Edworthy /* Flash */
507fbeb642SPhil Edworthy #define CONFIG_FLASH_CFI_DRIVER
517fbeb642SPhil Edworthy #define CONFIG_SYS_FLASH_CFI
527fbeb642SPhil Edworthy #define CONFIG_SYS_FLASH_CFI_WIDTH 	FLASH_CFI_16BIT
53efa4e1b9SPhil Edworthy #define CONFIG_SYS_FLASH_BASE		0x20000000 /* Non-cached */
547fbeb642SPhil Edworthy #define CONFIG_SYS_MAX_FLASH_BANKS	1
55efa4e1b9SPhil Edworthy #define CONFIG_SYS_MAX_FLASH_SECT	512
567fbeb642SPhil Edworthy 
57efa4e1b9SPhil Edworthy #define CONFIG_ENV_IS_IN_FLASH	1
58efa4e1b9SPhil Edworthy #define CONFIG_ENV_OFFSET	(128 * 1024)
59efa4e1b9SPhil Edworthy #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
607fbeb642SPhil Edworthy #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
617fbeb642SPhil Edworthy #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
627fbeb642SPhil Edworthy 
637fbeb642SPhil Edworthy /* Board Clock */
64117029c5SPhil Edworthy #define CONFIG_SYS_CLK_FREQ	36000000
65684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
66684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
677fbeb642SPhil Edworthy #define CMT_CLK_DIVIDER		32	/* 8 (default), 32, 128 or 512 */
68*8f0960e8SNobuhiro Iwamatsu #define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
697fbeb642SPhil Edworthy 
707fbeb642SPhil Edworthy /* Network interface */
717fbeb642SPhil Edworthy #define CONFIG_SMC911X
727fbeb642SPhil Edworthy #define CONFIG_SMC911X_16_BIT
73efa4e1b9SPhil Edworthy #define CONFIG_SMC911X_BASE	0x28000000
747fbeb642SPhil Edworthy 
757fbeb642SPhil Edworthy #endif	/* __RSK7264_H */
76