xref: /openbmc/u-boot/include/configs/r7780mp.h (revision a79854a9)
1 /*
2  * Configuation settings for the Renesas R7780MP board
3  *
4  * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5  * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #ifndef __R7780RP_H
11 #define __R7780RP_H
12 
13 #undef DEBUG
14 #define CONFIG_SH		1
15 #define CONFIG_SH4A		1
16 #define CONFIG_CPU_SH7780	1
17 #define CONFIG_R7780MP		1
18 #define CONFIG_SYS_R7780MP_OLD_FLASH	1
19 #define __LITTLE_ENDIAN__ 1
20 
21 /*
22  * Command line configuration.
23  */
24 #define CONFIG_CMD_SDRAM
25 #define CONFIG_CMD_FLASH
26 #define CONFIG_CMD_MEMORY
27 #define CONFIG_CMD_PCI
28 #define CONFIG_CMD_NET
29 #define CONFIG_CMD_PING
30 #define CONFIG_CMD_SAVEENV
31 #define CONFIG_CMD_NFS
32 #define CONFIG_CMD_IDE
33 #define CONFIG_CMD_EXT2
34 #define CONFIG_DOS_PARTITION
35 
36 #define CONFIG_SCIF_CONSOLE	1
37 #define CONFIG_BAUDRATE		115200
38 #define CONFIG_CONS_SCIF0	1
39 
40 #define CONFIG_BOOTDELAY	3
41 #define CONFIG_BOOTARGS		"console=ttySC0,115200"
42 #define CONFIG_ENV_OVERWRITE	1
43 
44 /* check for keypress on bootdelay==0 */
45 /*#define CONFIG_ZERO_BOOTDELAY_CHECK*/
46 
47 #define CONFIG_SYS_TEXT_BASE		0x0FFC0000
48 #define CONFIG_SYS_SDRAM_BASE		(0x08000000)
49 #define CONFIG_SYS_SDRAM_SIZE		(128 * 1024 * 1024)
50 
51 #define CONFIG_SYS_LONGHELP
52 #define CONFIG_SYS_PROMPT		"=> "
53 #define CONFIG_SYS_CBSIZE		256
54 #define CONFIG_SYS_PBSIZE		256
55 #define CONFIG_SYS_MAXARGS		16
56 #define CONFIG_SYS_BARGSIZE	512
57 
58 #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE)
59 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE - 0x100000)
60 
61 /* Flash board support */
62 #define CONFIG_SYS_FLASH_BASE		(0xA0000000)
63 #ifdef CONFIG_SYS_R7780MP_OLD_FLASH
64 /* NOR Flash (S29PL127J60TFI130) */
65 # define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_32BIT
66 # define CONFIG_SYS_MAX_FLASH_BANKS	(2)
67 # define CONFIG_SYS_MAX_FLASH_SECT	270
68 # define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE,\
69 				CONFIG_SYS_FLASH_BASE + 0x100000,\
70 				CONFIG_SYS_FLASH_BASE + 0x400000,\
71 				CONFIG_SYS_FLASH_BASE + 0x700000, }
72 #else /* CONFIG_SYS_R7780MP_OLD_FLASH */
73 /* NOR Flash (Spantion S29GL256P) */
74 # define CONFIG_SYS_MAX_FLASH_BANKS	(1)
75 # define CONFIG_SYS_MAX_FLASH_SECT		256
76 # define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
77 #endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
78 
79 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
80 /* Address of u-boot image in Flash */
81 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
82 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)
83 /* Size of DRAM reserved for malloc() use */
84 #define CONFIG_SYS_MALLOC_LEN		(1204 * 1024)
85 
86 #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
87 #define CONFIG_SYS_RX_ETH_BUFFER	(8)
88 
89 #define CONFIG_SYS_FLASH_CFI
90 #define CONFIG_FLASH_CFI_DRIVER
91 #undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
92 #undef  CONFIG_SYS_FLASH_QUIET_TEST
93 /* print 'E' for empty sector on flinfo */
94 #define CONFIG_SYS_FLASH_EMPTY_INFO
95 
96 #define CONFIG_ENV_IS_IN_FLASH
97 #define CONFIG_ENV_SECT_SIZE	(256 * 1024)
98 #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
99 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
100 #define CONFIG_SYS_FLASH_ERASE_TOUT	120000
101 #define CONFIG_SYS_FLASH_WRITE_TOUT	500
102 
103 /* Board Clock */
104 #define CONFIG_SYS_CLK_FREQ	33333333
105 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
106 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
107 #define CONFIG_SYS_TMU_CLK_DIV		4
108 #define CONFIG_SYS_HZ		1000
109 
110 /* PCI Controller */
111 #if defined(CONFIG_CMD_PCI)
112 #define CONFIG_PCI
113 #define CONFIG_SH4_PCI
114 #define CONFIG_SH7780_PCI
115 #define CONFIG_SH7780_PCI_LSR	0x07f00001
116 #define CONFIG_SH7780_PCI_LAR	CONFIG_SYS_SDRAM_SIZE
117 #define CONFIG_SH7780_PCI_BAR	CONFIG_SYS_SDRAM_SIZE
118 #define CONFIG_PCI_PNP
119 #define CONFIG_PCI_SCAN_SHOW	1
120 #define __io
121 #define __mem_pci
122 
123 #define CONFIG_PCI_MEM_BUS	0xFD000000	/* Memory space base addr */
124 #define CONFIG_PCI_MEM_PHYS	CONFIG_PCI_MEM_BUS
125 #define CONFIG_PCI_MEM_SIZE	0x01000000	/* Size of Memory window */
126 
127 #define CONFIG_PCI_IO_BUS	0xFE200000	/* IO space base address */
128 #define CONFIG_PCI_IO_PHYS	CONFIG_PCI_IO_BUS
129 #define CONFIG_PCI_IO_SIZE	0x00200000	/* Size of IO window */
130 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
131 #define CONFIG_PCI_SYS_BUS  CONFIG_SYS_SDRAM_BASE
132 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
133 #endif /* CONFIG_CMD_PCI */
134 
135 #if defined(CONFIG_CMD_NET)
136 /*
137 #define CONFIG_RTL8169
138 */
139 /* AX88796L Support(NE2000 base chip) */
140 #define CONFIG_DRIVER_AX88796L
141 #define CONFIG_DRIVER_NE2000_BASE	0xA4100000
142 #endif
143 
144 /* Compact flash Support */
145 #if defined(CONFIG_CMD_IDE)
146 #define CONFIG_IDE_RESET        1
147 #define CONFIG_SYS_PIO_MODE            1
148 #define CONFIG_SYS_IDE_MAXBUS          1   /* IDE bus */
149 #define CONFIG_SYS_IDE_MAXDEVICE       1
150 #define CONFIG_SYS_ATA_BASE_ADDR       0xb4000000
151 #define CONFIG_SYS_ATA_STRIDE          2               /* 1bit shift */
152 #define CONFIG_SYS_ATA_DATA_OFFSET     0x1000          /* data reg offset */
153 #define CONFIG_SYS_ATA_REG_OFFSET      0x1000          /* reg offset */
154 #define CONFIG_SYS_ATA_ALT_OFFSET      0x800           /* alternate register offset */
155 #define CONFIG_IDE_SWAP_IO
156 #endif /* CONFIG_CMD_IDE */
157 
158 #endif /* __R7780RP_H */
159