xref: /openbmc/u-boot/include/configs/r2dplus.h (revision db00e921)
1 #ifndef __CONFIG_H
2 #define __CONFIG_H
3 
4 #define CONFIG_CPU_SH7751	1
5 #define __LITTLE_ENDIAN__	1
6 
7 #define CONFIG_DISPLAY_BOARDINFO
8 
9 /* SCIF */
10 #define CONFIG_CONS_SCIF1	1
11 
12 #define CONFIG_ENV_OVERWRITE	1
13 
14 /* SDRAM */
15 #define CONFIG_SYS_SDRAM_BASE		0x8C000000
16 #define CONFIG_SYS_SDRAM_SIZE		0x04000000
17 
18 #define CONFIG_SYS_TEXT_BASE		0x8FE00000
19 #define CONFIG_SYS_LONGHELP
20 #define CONFIG_SYS_PBSIZE		256
21 
22 #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE)
23 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE - 0x100000)
24 
25 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
26 /* Address of u-boot image in Flash */
27 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
28 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)
29 /* Size of DRAM reserved for malloc() use */
30 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
31 #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
32 
33 /*
34  * NOR Flash ( Spantion S29GL256P )
35  */
36 #define CONFIG_SYS_FLASH_CFI
37 #define CONFIG_FLASH_CFI_DRIVER
38 #define CONFIG_SYS_FLASH_BASE		(0xA0000000)
39 #define CONFIG_SYS_MAX_FLASH_BANKS (1)
40 #define CONFIG_SYS_MAX_FLASH_SECT  256
41 #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
42 
43 #define CONFIG_ENV_SECT_SIZE	0x40000
44 #define CONFIG_ENV_SIZE        (CONFIG_ENV_SECT_SIZE)
45 #define CONFIG_ENV_ADDR        (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
46 
47 /*
48  * SuperH Clock setting
49  */
50 #define CONFIG_SYS_CLK_FREQ	60000000
51 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
52 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
53 #define CONFIG_SYS_TMU_CLK_DIV		4
54 #define	CONFIG_SYS_PLL_SETTLING_TIME	100/* in us */
55 
56 /*
57  * IDE support
58  */
59 #define CONFIG_IDE_RESET	1
60 #define CONFIG_SYS_PIO_MODE		1
61 #define CONFIG_SYS_IDE_MAXBUS		1 /* IDE bus */
62 #define CONFIG_SYS_IDE_MAXDEVICE	1
63 #define CONFIG_SYS_ATA_BASE_ADDR	0xb4000000
64 #define CONFIG_SYS_ATA_STRIDE		2 /* 1bit shift */
65 #define CONFIG_SYS_ATA_DATA_OFFSET	0x1000	/* data reg offset */
66 #define CONFIG_SYS_ATA_REG_OFFSET	0x1000	/* reg offset */
67 #define CONFIG_SYS_ATA_ALT_OFFSET	0x800	/* alternate register offset */
68 #define CONFIG_IDE_SWAP_IO
69 
70 /*
71  * SuperH PCI Bridge Configration
72  */
73 #define CONFIG_SH4_PCI
74 #define CONFIG_SH7751_PCI
75 #define CONFIG_PCI_SCAN_SHOW	1
76 #define __mem_pci
77 
78 #define CONFIG_PCI_MEM_BUS	0xFD000000	/* Memory space base addr */
79 #define CONFIG_PCI_MEM_PHYS	CONFIG_PCI_MEM_BUS
80 #define CONFIG_PCI_MEM_SIZE	0x01000000	/* Size of Memory window */
81 #define CONFIG_PCI_IO_BUS	0xFE240000	/* IO space base address */
82 #define CONFIG_PCI_IO_PHYS	CONFIG_PCI_IO_BUS
83 #define CONFIG_PCI_IO_SIZE	0x00040000	/* Size of IO window */
84 #define CONFIG_PCI_SYS_BUS	CONFIG_SYS_SDRAM_BASE
85 #define CONFIG_PCI_SYS_PHYS	CONFIG_SYS_SDRAM_BASE
86 #define CONFIG_PCI_SYS_SIZE	CONFIG_SYS_SDRAM_SIZE
87 
88 #endif /* __CONFIG_H */
89