1 /* 2 * pcm051.h 3 * 4 * Phytec phyCORE-AM335x (pcm051) boards information header 5 * 6 * Copyright (C) 2013 Lemonage Software GmbH 7 * Author Lars Poeschel <poeschel@lemonage.de> 8 * 9 * This program is free software; you can redistribute it and/or 10 * modify it under the terms of the GNU General Public License as 11 * published by the Free Software Foundation version 2. 12 * 13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any 14 * kind, whether express or implied; without even the implied warranty 15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 * GNU General Public License for more details. 17 */ 18 19 #ifndef __CONFIG_PCM051_H 20 #define __CONFIG_PCM051_H 21 22 #define CONFIG_AM33XX 23 24 #include <asm/arch/cpu.h> 25 #include <asm/arch/hardware.h> 26 27 #define CONFIG_DMA_COHERENT 28 #define CONFIG_DMA_COHERENT_SIZE (1 << 20) 29 30 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 31 #define CONFIG_SYS_MALLOC_LEN (1024 << 10) 32 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 33 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 34 #define CONFIG_SYS_PROMPT "U-Boot# " 35 #define CONFIG_SYS_NO_FLASH 36 #define MACH_TYPE_PCM051 4144 /* Until the next sync */ 37 #define CONFIG_MACH_TYPE MACH_TYPE_PCM051 38 39 #define CONFIG_OF_LIBFDT 40 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 41 #define CONFIG_SETUP_MEMORY_TAGS 42 #define CONFIG_INITRD_TAG 43 44 /* commands to include */ 45 #include <config_cmd_default.h> 46 47 #define CONFIG_CMD_ASKENV 48 #define CONFIG_VERSION_VARIABLE 49 50 /* set to negative value for no autoboot */ 51 #define CONFIG_BOOTDELAY 1 52 #define CONFIG_ENV_VARS_UBOOT_CONFIG 53 #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 54 #define CONFIG_EXTRA_ENV_SETTINGS \ 55 "loadaddr=0x80007fc0\0" \ 56 "fdtaddr=0x80000000\0" \ 57 "rdaddr=0x81000000\0" \ 58 "bootfile=uImage\0" \ 59 "fdtfile=pcm051.dtb\0" \ 60 "console=ttyO0,115200n8\0" \ 61 "optargs=\0" \ 62 "mmcdev=0\0" \ 63 "mmcroot=/dev/mmcblk0p2 ro\0" \ 64 "mmcrootfstype=ext4 rootwait\0" \ 65 "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=${rdaddr},64M\0" \ 66 "ramrootfstype=ext2\0" \ 67 "mmcargs=setenv bootargs console=${console} " \ 68 "${optargs} " \ 69 "root=${mmcroot} " \ 70 "rootfstype=${mmcrootfstype}\0" \ 71 "bootenv=uEnv.txt\0" \ 72 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \ 73 "importbootenv=echo Importing environment from mmc ...; " \ 74 "env import -t $loadaddr $filesize\0" \ 75 "ramargs=setenv bootargs console=${console} " \ 76 "${optargs} " \ 77 "root=${ramroot} " \ 78 "rootfstype=${ramrootfstype}\0" \ 79 "loadramdisk=fatload mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \ 80 "loaduimagefat=fatload mmc ${mmcdev} ${loadaddr} ${bootfile}\0" \ 81 "loaduimage=ext2load mmc ${mmcdev}:2 ${loadaddr} ${bootfile}\0" \ 82 "mmcboot=echo Booting from mmc ...; " \ 83 "run mmcargs; " \ 84 "bootm ${loadaddr}\0" \ 85 "ramboot=echo Booting from ramdisk ...; " \ 86 "run ramargs; " \ 87 "bootm ${loadaddr}\0" \ 88 89 #define CONFIG_BOOTCOMMAND \ 90 "mmc dev ${mmcdev}; if mmc rescan; then " \ 91 "echo SD/MMC found on device ${mmcdev};" \ 92 "if run loadbootenv; then " \ 93 "echo Loaded environment from ${bootenv};" \ 94 "run importbootenv;" \ 95 "fi;" \ 96 "if test -n $uenvcmd; then " \ 97 "echo Running uenvcmd ...;" \ 98 "run uenvcmd;" \ 99 "fi;" \ 100 "if run loaduimage; then " \ 101 "run mmcboot;" \ 102 "fi;" \ 103 "fi;" \ 104 105 /* Clock Defines */ 106 #define V_OSCK 25000000 /* Clock output from T2 */ 107 #define V_SCLK (V_OSCK) 108 109 #define CONFIG_CMD_ECHO 110 111 /* max number of command args */ 112 #define CONFIG_SYS_MAXARGS 16 113 114 /* Console I/O Buffer Size */ 115 #define CONFIG_SYS_CBSIZE 512 116 117 /* Print Buffer Size */ 118 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 119 + sizeof(CONFIG_SYS_PROMPT) + 16) 120 121 /* Boot Argument Buffer Size */ 122 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 123 124 /* 125 * memtest works on 8 MB in DRAM after skipping 32MB from 126 * start addr of ram disk 127 */ 128 #define CONFIG_SYS_MEMTEST_START (PHYS_DRAM_1 + (64 * 1024 * 1024)) 129 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START \ 130 + (8 * 1024 * 1024)) 131 132 #define CONFIG_SYS_LOAD_ADDR 0x80007fc0 /* Default load address */ 133 #define CONFIG_SYS_HZ 1000 /* 1ms clock */ 134 135 #define CONFIG_MMC 136 #define CONFIG_GENERIC_MMC 137 #define CONFIG_OMAP_HSMMC 138 #define CONFIG_CMD_MMC 139 #define CONFIG_DOS_PARTITION 140 #define CONFIG_CMD_FAT 141 #define CONFIG_CMD_EXT2 142 143 #define CONFIG_SPI 144 #define CONFIG_OMAP3_SPI 145 #define CONFIG_MTD_DEVICE 146 #define CONFIG_SPI_FLASH 147 #define CONFIG_SPI_FLASH_WINBOND 148 #define CONFIG_CMD_SF 149 #define CONFIG_SF_DEFAULT_SPEED 24000000 150 151 /* Physical Memory Map */ 152 #define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */ 153 #define PHYS_DRAM_1 0x80000000 /* DRAM Bank #1 */ 154 #define CONFIG_MAX_RAM_BANK_SIZE (1024 << 19) /* 512MiB */ 155 156 #define CONFIG_SYS_SDRAM_BASE PHYS_DRAM_1 157 #define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \ 158 GENERATED_GBL_DATA_SIZE) 159 /* Platform/Board specific defs */ 160 #define CONFIG_SYS_TIMERBASE 0x48040000 /* Use Timer2 */ 161 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 162 #define CONFIG_SYS_HZ 1000 163 164 #define CONFIG_CONS_INDEX 1 165 /* NS16550 Configuration */ 166 #define CONFIG_SYS_NS16550 167 #define CONFIG_SYS_NS16550_SERIAL 168 #define CONFIG_SERIAL_MULTI 169 #define CONFIG_SYS_NS16550_REG_SIZE (-4) 170 #define CONFIG_SYS_NS16550_CLK (48000000) 171 #define CONFIG_SYS_NS16550_COM1 0x44e09000 /* Base EVM has UART0 */ 172 #define CONFIG_SYS_NS16550_COM2 0x48022000 /* UART1 */ 173 #define CONFIG_SYS_NS16550_COM3 0x48024000 /* UART2 */ 174 #define CONFIG_SYS_NS16550_COM4 0x481a6000 /* UART3 */ 175 #define CONFIG_SYS_NS16550_COM5 0x481a8000 /* UART4 */ 176 #define CONFIG_SYS_NS16550_COM6 0x481aa000 /* UART5 */ 177 178 /* I2C Configuration */ 179 #define CONFIG_I2C 180 #define CONFIG_CMD_I2C 181 #define CONFIG_HARD_I2C 182 #define CONFIG_SYS_I2C_SPEED 100000 183 #define CONFIG_SYS_I2C_SLAVE 1 184 #define CONFIG_I2C_MULTI_BUS 185 #define CONFIG_DRIVER_OMAP24XX_I2C 186 #define CONFIG_CMD_EEPROM 187 #define CONFIG_ENV_EEPROM_IS_ON_I2C 188 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */ 189 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 190 #define CONFIG_SYS_I2C_MULTI_EEPROMS 191 192 #define CONFIG_OMAP_GPIO 193 194 #define CONFIG_BAUDRATE 115200 195 #define CONFIG_SYS_BAUDRATE_TABLE { 110, 300, 600, 1200, 2400, \ 196 4800, 9600, 14400, 19200, 28800, 38400, 56000, 57600, 115200 } 197 198 #define CONFIG_ENV_OVERWRITE 199 #define CONFIG_SYS_CONSOLE_INFO_QUIET 200 201 #define CONFIG_ENV_IS_NOWHERE 202 203 /* Defines for SPL */ 204 #define CONFIG_SPL 205 #define CONFIG_SPL_FRAMEWORK 206 #define CONFIG_SPL_TEXT_BASE 0x402F0400 207 #define CONFIG_SPL_MAX_SIZE (101 * 1024) 208 #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR 209 210 #define CONFIG_SPL_BSS_START_ADDR 0x80000000 211 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 212 213 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 214 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 215 #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 216 #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 217 #define CONFIG_SPL_MMC_SUPPORT 218 #define CONFIG_SPL_FAT_SUPPORT 219 #define CONFIG_SPL_I2C_SUPPORT 220 221 #define CONFIG_SPL_LIBCOMMON_SUPPORT 222 #define CONFIG_SPL_LIBDISK_SUPPORT 223 #define CONFIG_SPL_LIBGENERIC_SUPPORT 224 #define CONFIG_SPL_SERIAL_SUPPORT 225 #define CONFIG_SPL_GPIO_SUPPORT 226 #define CONFIG_SPL_YMODEM_SUPPORT 227 #define CONFIG_SPL_NET_SUPPORT 228 #define CONFIG_SPL_NET_VCI_STRING "pcm051 U-Boot SPL" 229 #define CONFIG_SPL_ETH_SUPPORT 230 #define CONFIG_SPL_SPI_SUPPORT 231 #define CONFIG_SPL_SPI_FLASH_SUPPORT 232 #define CONFIG_SPL_SPI_LOAD 233 #define CONFIG_SPL_SPI_BUS 0 234 #define CONFIG_SPL_SPI_CS 0 235 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000 236 #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000 237 #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 238 239 /* 240 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 241 * 64 bytes before this address should be set aside for u-boot.img's 242 * header. That is 0x800FFFC0--0x80100000 should not be used for any 243 * other needs. 244 */ 245 #define CONFIG_SYS_TEXT_BASE 0x80800000 246 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 247 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 248 249 /* Since SPL did pll and ddr initialization for us, 250 * we don't need to do it twice. 251 */ 252 #ifndef CONFIG_SPL_BUILD 253 #define CONFIG_SKIP_LOWLEVEL_INIT 254 #endif 255 256 /* 257 * USB configuration 258 */ 259 #define CONFIG_USB_MUSB_DSPS 260 #define CONFIG_ARCH_MISC_INIT 261 #define CONFIG_MUSB_GADGET 262 #define CONFIG_MUSB_PIO_ONLY 263 #define CONFIG_USB_GADGET_DUALSPEED 264 #define CONFIG_MUSB_HOST 265 #define CONFIG_AM335X_USB0 266 #define CONFIG_AM335X_USB0_MODE MUSB_PERIPHERAL 267 #define CONFIG_AM335X_USB1 268 #define CONFIG_AM335X_USB1_MODE MUSB_HOST 269 270 #ifdef CONFIG_MUSB_HOST 271 #define CONFIG_CMD_USB 272 #define CONFIG_USB_STORAGE 273 #endif 274 275 #ifdef CONFIG_MUSB_GADGET 276 #define CONFIG_USB_ETHER 277 #define CONFIG_USB_ETH_RNDIS 278 #endif /* CONFIG_MUSB_GADGET */ 279 280 /* Unsupported features */ 281 #undef CONFIG_USE_IRQ 282 283 #define CONFIG_CMD_NET 284 #define CONFIG_CMD_DHCP 285 #define CONFIG_CMD_PING 286 #define CONFIG_DRIVER_TI_CPSW 287 #define CONFIG_MII 288 #define CONFIG_BOOTP_DEFAULT 289 #define CONFIG_BOOTP_DNS 290 #define CONFIG_BOOTP_DNS2 291 #define CONFIG_BOOTP_SEND_HOSTNAME 292 #define CONFIG_BOOTP_GATEWAY 293 #define CONFIG_BOOTP_SUBNETMASK 294 #define CONFIG_NET_RETRY_COUNT 10 295 #define CONFIG_NET_MULTI 296 #define CONFIG_PHY_GIGE 297 #define CONFIG_PHYLIB 298 #define CONFIG_PHY_ADDR 0 299 #define CONFIG_PHY_SMSC 300 301 #endif /* ! __CONFIG_PCM051_H */ 302