xref: /openbmc/u-boot/include/configs/p1_twr.h (revision 5381c285)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2013 Freescale Semiconductor, Inc.
4  */
5 
6 /*
7  * QorIQ P1 Tower boards configuration file
8  */
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #if defined(CONFIG_TWR_P1025)
13 #define CONFIG_BOARDNAME "TWR-P1025"
14 #define CONFIG_PHY_ATHEROS
15 #define CONFIG_QE
16 #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Conversion of LBC addr */
17 #define CONFIG_SYS_LBC_LCRR	0x80000002	/* LB clock ratio reg */
18 #endif
19 
20 #ifdef CONFIG_SDCARD
21 #define CONFIG_RAMBOOT_SDCARD
22 #define CONFIG_SYS_RAMBOOT
23 #define CONFIG_SYS_EXTRA_ENV_RELOC
24 #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
25 #endif
26 
27 #ifndef CONFIG_RESET_VECTOR_ADDRESS
28 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
29 #endif
30 
31 #ifndef CONFIG_SYS_MONITOR_BASE
32 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
33 #endif
34 
35 #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
36 #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
37 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
38 #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
39 #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
40 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
41 
42 #define CONFIG_ENV_OVERWRITE
43 
44 #define CONFIG_SYS_SATA_MAX_DEVICE	2
45 #define CONFIG_LBA48
46 
47 #ifndef __ASSEMBLY__
48 extern unsigned long get_board_sys_clk(unsigned long dummy);
49 #endif
50 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /*sysclk for TWR-P1025 */
51 
52 #define CONFIG_DDR_CLK_FREQ	66666666
53 
54 #define CONFIG_HWCONFIG
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_L2_CACHE
59 #define CONFIG_BTB
60 
61 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
62 #define CONFIG_SYS_MEMTEST_END		0x1fffffff
63 
64 #define CONFIG_SYS_CCSRBAR		0xffe00000
65 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
66 
67 /* DDR Setup */
68 
69 #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_512M
70 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
71 
72 #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
73 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
74 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
75 
76 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
77 
78 /* Default settings for DDR3 */
79 #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001f
80 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
81 #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
82 #define CONFIG_SYS_DDR_CS1_BNDS		0x00000000
83 #define CONFIG_SYS_DDR_CS1_CONFIG	0x00000000
84 #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
85 
86 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
87 #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
88 #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
89 #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
90 
91 #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
92 #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655a608
93 #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
94 #define CONFIG_SYS_DDR_RCW_1		0x00000000
95 #define CONFIG_SYS_DDR_RCW_2		0x00000000
96 #define CONFIG_SYS_DDR_CONTROL		0xc70c0000	/* Type = DDR3	*/
97 #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
98 #define CONFIG_SYS_DDR_TIMING_4		0x00220001
99 #define CONFIG_SYS_DDR_TIMING_5		0x03402400
100 
101 #define CONFIG_SYS_DDR_TIMING_3		0x00020000
102 #define CONFIG_SYS_DDR_TIMING_0		0x00220004
103 #define CONFIG_SYS_DDR_TIMING_1		0x5c5b6544
104 #define CONFIG_SYS_DDR_TIMING_2		0x0fa880de
105 #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
106 #define CONFIG_SYS_DDR_MODE_1		0x80461320
107 #define CONFIG_SYS_DDR_MODE_2		0x00008000
108 #define CONFIG_SYS_DDR_INTERVAL		0x09480000
109 
110 /*
111  * Memory map
112  *
113  * 0x0000_0000 0x1fff_ffff	DDR		Up to 512MB cacheable
114  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
115  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
116  *
117  * Localbus
118  * 0xe000_0000 0xe002_0000	SSD1289		128K non-cacheable
119  * 0xec00_0000 0xefff_ffff	FLASH		Up to 64M non-cacheable
120  *
121  * 0xff90_0000 0xff97_ffff	L2 SRAM		Up to 512K cacheable
122  * 0xffd0_0000 0xffd0_3fff	init ram	16K Cacheable
123  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
124  */
125 
126 /*
127  * Local Bus Definitions
128  */
129 #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
130 #define CONFIG_SYS_FLASH_BASE		0xec000000
131 
132 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
133 
134 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \
135 	| BR_PS_16 | BR_V)
136 
137 #define CONFIG_FLASH_OR_PRELIM	0xfc0000b1
138 
139 #define CONFIG_SYS_SSD_BASE	0xe0000000
140 #define CONFIG_SYS_SSD_BASE_PHYS	CONFIG_SYS_SSD_BASE
141 #define CONFIG_SSD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \
142 					BR_PS_16 | BR_V)
143 #define CONFIG_SSD_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
144 				 OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \
145 				 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
146 
147 #define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM
148 #define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM
149 
150 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
151 #define CONFIG_SYS_FLASH_QUIET_TEST
152 #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
153 
154 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
155 
156 #undef CONFIG_SYS_FLASH_CHECKSUM
157 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
158 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
159 
160 #define CONFIG_FLASH_CFI_DRIVER
161 #define CONFIG_SYS_FLASH_CFI
162 #define CONFIG_SYS_FLASH_EMPTY_INFO
163 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
164 
165 #define CONFIG_SYS_INIT_RAM_LOCK
166 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
167 /* Initial L1 address */
168 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
169 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
170 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
171 /* Size of used area in RAM */
172 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
173 
174 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
175 					GENERATED_GBL_DATA_SIZE)
176 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
177 
178 #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)
179 #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
180 
181 #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
182 #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
183 
184 /* Serial Port
185  * open - index 2
186  * shorted - index 1
187  */
188 #undef CONFIG_SERIAL_SOFTWARE_FIFO
189 #define CONFIG_SYS_NS16550_SERIAL
190 #define CONFIG_SYS_NS16550_REG_SIZE	1
191 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
192 
193 #define CONFIG_SYS_BAUDRATE_TABLE	\
194 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
195 
196 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
197 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
198 
199 /* I2C */
200 #define CONFIG_SYS_I2C
201 #define CONFIG_SYS_I2C_FSL			/* Use FSL common I2C driver */
202 #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C spd and slave address */
203 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
204 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
205 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
206 
207 /*
208  * I2C2 EEPROM
209  */
210 #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C spd and slave address */
211 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
212 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
213 
214 #define CONFIG_SYS_I2C_PCA9555_ADDR	0x23
215 
216 /* enable read and write access to EEPROM */
217 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
218 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
219 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
220 
221 /*
222  * eSPI - Enhanced SPI
223  */
224 #define CONFIG_HARD_SPI
225 
226 #if defined(CONFIG_PCI)
227 /*
228  * General PCI
229  * Memory space is mapped 1-1, but I/O space must start from 0.
230  */
231 
232 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
233 #define CONFIG_SYS_PCIE2_NAME		"TWR-ELEV PCIe SLOT"
234 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
235 #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
236 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
237 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
238 #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
239 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
240 #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
241 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
242 
243 /* controller 1, tgtid 1, Base address a000 */
244 #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
245 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
246 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
247 #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
248 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
249 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
250 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
251 #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
252 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
253 
254 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
255 #endif /* CONFIG_PCI */
256 
257 #if defined(CONFIG_TSEC_ENET)
258 
259 #define CONFIG_TSEC1
260 #define CONFIG_TSEC1_NAME	"eTSEC1"
261 #undef CONFIG_TSEC2
262 #undef CONFIG_TSEC2_NAME
263 #define CONFIG_TSEC3
264 #define CONFIG_TSEC3_NAME	"eTSEC3"
265 
266 #define TSEC1_PHY_ADDR	2
267 #define TSEC2_PHY_ADDR	0
268 #define TSEC3_PHY_ADDR	1
269 
270 #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
271 #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
272 #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
273 
274 #define TSEC1_PHYIDX	0
275 #define TSEC2_PHYIDX	0
276 #define TSEC3_PHYIDX	0
277 
278 #define CONFIG_ETHPRIME	"eTSEC1"
279 
280 #define CONFIG_HAS_ETH0
281 #define CONFIG_HAS_ETH1
282 #undef CONFIG_HAS_ETH2
283 #endif /* CONFIG_TSEC_ENET */
284 
285 #ifdef CONFIG_QE
286 /* QE microcode/firmware address */
287 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
288 #define CONFIG_SYS_QE_FW_ADDR	0xefec0000
289 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
290 #endif /* CONFIG_QE */
291 
292 #ifdef CONFIG_TWR_P1025
293 /*
294  * QE UEC ethernet configuration
295  */
296 #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
297 
298 #undef CONFIG_UEC_ETH
299 #define CONFIG_PHY_MODE_NEED_CHANGE
300 
301 #define CONFIG_UEC_ETH1	/* ETH1 */
302 #define CONFIG_HAS_ETH0
303 
304 #ifdef CONFIG_UEC_ETH1
305 #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
306 #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
307 #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
308 #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
309 #define CONFIG_SYS_UEC1_PHY_ADDR	0x18	/* 0x18 for MII */
310 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
311 #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
312 #endif /* CONFIG_UEC_ETH1 */
313 
314 #define CONFIG_UEC_ETH5	/* ETH5 */
315 #define CONFIG_HAS_ETH1
316 
317 #ifdef CONFIG_UEC_ETH5
318 #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
319 #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
320 #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
321 #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
322 #define CONFIG_SYS_UEC5_PHY_ADDR	0x19	/* 0x19 for RMII */
323 #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
324 #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
325 #endif /* CONFIG_UEC_ETH5 */
326 #endif /* CONFIG_TWR-P1025 */
327 
328 /*
329  * Dynamic MTD Partition support with mtdparts
330  */
331 #define CONFIG_FLASH_CFI_MTD
332 
333 /*
334  * Environment
335  */
336 #ifdef CONFIG_SYS_RAMBOOT
337 #ifdef CONFIG_RAMBOOT_SDCARD
338 #define CONFIG_ENV_SIZE		0x2000
339 #define CONFIG_SYS_MMC_ENV_DEV	0
340 #else
341 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
342 #define CONFIG_ENV_SIZE		0x2000
343 #endif
344 #else
345 #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
346 #define CONFIG_ENV_SIZE		0x2000
347 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
348 #endif
349 
350 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
351 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
352 
353 /*
354  * USB
355  */
356 #define CONFIG_HAS_FSL_DR_USB
357 
358 #if defined(CONFIG_HAS_FSL_DR_USB)
359 #ifdef CONFIG_USB_EHCI_HCD
360 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
361 #define CONFIG_USB_EHCI_FSL
362 #endif
363 #endif
364 
365 #ifdef CONFIG_MMC
366 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
367 #endif
368 
369 #undef CONFIG_WATCHDOG	/* watchdog disabled */
370 
371 /*
372  * Miscellaneous configurable options
373  */
374 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
375 
376 /*
377  * For booting Linux, the board info and command line data
378  * have to be in the first 64 MB of memory, since this is
379  * the maximum mapped by the Linux kernel during initialization.
380  */
381 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
382 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
383 
384 /*
385  * Environment Configuration
386  */
387 #define CONFIG_HOSTNAME		"unknown"
388 #define CONFIG_ROOTPATH		"/opt/nfsroot"
389 #define CONFIG_BOOTFILE		"uImage"
390 #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
391 
392 /* default location for tftp and bootm */
393 #define CONFIG_LOADADDR	1000000
394 
395 #define	CONFIG_EXTRA_ENV_SETTINGS	\
396 "netdev=eth0\0"	\
397 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
398 "loadaddr=1000000\0"	\
399 "bootfile=uImage\0"	\
400 "dtbfile=twr-p1025twr.dtb\0"	\
401 "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
402 "qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0"	\
403 "tftpflash=tftpboot $loadaddr $uboot; "	\
404 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
405 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
406 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
407 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
408 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
409 "kernelflash=tftpboot $loadaddr $bootfile; "	\
410 	"protect off 0xefa80000 +$filesize; "	\
411 	"erase 0xefa80000 +$filesize; "	\
412 	"cp.b $loadaddr 0xefa80000 $filesize; "	\
413 	"protect on 0xefa80000 +$filesize; "	\
414 	"cmp.b $loadaddr 0xefa80000 $filesize\0"	\
415 "dtbflash=tftpboot $loadaddr $dtbfile; "	\
416 	"protect off 0xefe80000 +$filesize; "	\
417 	"erase 0xefe80000 +$filesize; "	\
418 	"cp.b $loadaddr 0xefe80000 $filesize; "	\
419 	"protect on 0xefe80000 +$filesize; "	\
420 	"cmp.b $loadaddr 0xefe80000 $filesize\0"	\
421 "ramdiskflash=tftpboot $loadaddr $ramdiskfile; "	\
422 	"protect off 0xeeb80000 +$filesize; "	\
423 	"erase 0xeeb80000 +$filesize; "	\
424 	"cp.b $loadaddr 0xeeb80000 $filesize; "	\
425 	"protect on 0xeeb80000 +$filesize; "	\
426 	"cmp.b $loadaddr 0xeeb80000 $filesize\0"	\
427 "qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; "	\
428 	"protect off 0xefec0000 +$filesize; "	\
429 	"erase 0xefec0000 +$filesize; "	\
430 	"cp.b $loadaddr 0xefec0000 $filesize; "	\
431 	"protect on 0xefec0000 +$filesize; "	\
432 	"cmp.b $loadaddr 0xefec0000 $filesize\0"	\
433 "consoledev=ttyS0\0"	\
434 "ramdiskaddr=2000000\0"	\
435 "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
436 "fdtaddr=1e00000\0"	\
437 "bdev=sda1\0"	\
438 "norbootaddr=ef080000\0"	\
439 "norfdtaddr=ef040000\0"	\
440 "ramdisk_size=120000\0" \
441 "usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \
442 "console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000"
443 
444 #define CONFIG_NFSBOOTCOMMAND	\
445 "setenv bootargs root=/dev/nfs rw "	\
446 "nfsroot=$serverip:$rootpath "	\
447 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
448 "console=$consoledev,$baudrate $othbootargs;" \
449 "tftp $loadaddr $bootfile&&"	\
450 "tftp $fdtaddr $fdtfile&&"	\
451 "bootm $loadaddr - $fdtaddr"
452 
453 #define CONFIG_HDBOOT	\
454 "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
455 "console=$consoledev,$baudrate $othbootargs;" \
456 "usb start;"	\
457 "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
458 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
459 "bootm $loadaddr - $fdtaddr"
460 
461 #define CONFIG_USB_FAT_BOOT	\
462 "setenv bootargs root=/dev/ram rw "	\
463 "console=$consoledev,$baudrate $othbootargs " \
464 "ramdisk_size=$ramdisk_size;"	\
465 "usb start;"	\
466 "fatload usb 0:2 $loadaddr $bootfile;"	\
467 "fatload usb 0:2 $fdtaddr $fdtfile;"	\
468 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
469 "bootm $loadaddr $ramdiskaddr $fdtaddr"
470 
471 #define CONFIG_USB_EXT2_BOOT	\
472 "setenv bootargs root=/dev/ram rw "	\
473 "console=$consoledev,$baudrate $othbootargs " \
474 "ramdisk_size=$ramdisk_size;"	\
475 "usb start;"	\
476 "ext2load usb 0:4 $loadaddr $bootfile;"	\
477 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
478 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
479 "bootm $loadaddr $ramdiskaddr $fdtaddr"
480 
481 #define CONFIG_NORBOOT	\
482 "setenv bootargs root=/dev/mtdblock3 rw "	\
483 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
484 "bootm $norbootaddr - $norfdtaddr"
485 
486 #define CONFIG_RAMBOOTCOMMAND_TFTP	\
487 "setenv bootargs root=/dev/ram rw "	\
488 "console=$consoledev,$baudrate $othbootargs " \
489 "ramdisk_size=$ramdisk_size;"	\
490 "tftp $ramdiskaddr $ramdiskfile;"	\
491 "tftp $loadaddr $bootfile;"	\
492 "tftp $fdtaddr $fdtfile;"	\
493 "bootm $loadaddr $ramdiskaddr $fdtaddr"
494 
495 #define CONFIG_RAMBOOTCOMMAND	\
496 "setenv bootargs root=/dev/ram rw "	\
497 "console=$consoledev,$baudrate $othbootargs " \
498 "ramdisk_size=$ramdisk_size;"	\
499 "bootm 0xefa80000 0xeeb80000 0xefe80000"
500 
501 #define CONFIG_BOOTCOMMAND	CONFIG_RAMBOOTCOMMAND
502 
503 #endif /* __CONFIG_H */
504