xref: /openbmc/u-boot/include/configs/nitrogen6x.h (revision d7869b21)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
4  *
5  * Configuration settings for the Boundary Devices Nitrogen6X
6  * and Freescale i.MX6Q Sabre Lite boards.
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #include "mx6_common.h"
13 
14 #define CONFIG_MACH_TYPE	3769
15 
16 /* Size of malloc() pool */
17 #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
18 
19 #define CONFIG_MISC_INIT_R
20 #define CONFIG_USBD_HS
21 #define CONFIG_NETCONSOLE
22 
23 #define CONFIG_MXC_UART
24 #define CONFIG_MXC_UART_BASE	       UART2_BASE
25 
26 #ifdef CONFIG_CMD_SF
27 #define CONFIG_SF_DEFAULT_BUS  0
28 #define CONFIG_SF_DEFAULT_CS   0
29 #define CONFIG_SF_DEFAULT_SPEED 25000000
30 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
31 #endif
32 
33 /* I2C Configs */
34 #define CONFIG_SYS_I2C
35 #define CONFIG_SYS_I2C_MXC
36 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
37 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
38 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
39 #define CONFIG_SYS_I2C_SPEED		100000
40 #define CONFIG_I2C_EDID
41 
42 /* MMC Configs */
43 #define CONFIG_SYS_FSL_ESDHC_ADDR      0
44 #define CONFIG_SYS_FSL_USDHC_NUM       2
45 
46 /*
47  * SATA Configs
48  */
49 #ifdef CONFIG_CMD_SATA
50 #define CONFIG_SYS_SATA_MAX_DEVICE	1
51 #define CONFIG_DWC_AHSATA_PORT_ID	0
52 #define CONFIG_DWC_AHSATA_BASE_ADDR	SATA_ARB_BASE_ADDR
53 #define CONFIG_LBA48
54 #endif
55 
56 #define CONFIG_FEC_MXC
57 #define IMX_FEC_BASE			ENET_BASE_ADDR
58 #define CONFIG_FEC_XCV_TYPE		RGMII
59 #define CONFIG_ETHPRIME			"FEC"
60 #define CONFIG_FEC_MXC_PHYADDR		6
61 
62 /* USB Configs */
63 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
64 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET	/* For OTG port */
65 #define CONFIG_MXC_USB_PORTSC	(PORT_PTS_UTMI | PORT_PTS_PTW)
66 #define CONFIG_MXC_USB_FLAGS	0
67 
68 /* Framebuffer and LCD */
69 #define CONFIG_VIDEO_IPUV3
70 #define CONFIG_VIDEO_BMP_RLE8
71 #define CONFIG_SPLASH_SCREEN
72 #define CONFIG_SPLASH_SCREEN_ALIGN
73 #define CONFIG_VIDEO_BMP_GZIP
74 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (6 * 1024 * 1024)
75 #define CONFIG_BMP_16BPP
76 #define CONFIG_IMX_HDMI
77 #define CONFIG_IMX_VIDEO_SKIP
78 
79 #define CONFIG_PREBOOT                 ""
80 
81 #ifdef CONFIG_CMD_MMC
82 #define DISTRO_BOOT_DEV_MMC(func) func(MMC, mmc, 0) func(MMC, mmc, 1)
83 #else
84 #define DISTRO_BOOT_DEV_MMC(func)
85 #endif
86 
87 #ifdef CONFIG_CMD_SATA
88 #define DISTRO_BOOT_DEV_SATA(func) func(SATA, sata, 0)
89 #else
90 #define DISTRO_BOOT_DEV_SATA(func)
91 #endif
92 
93 #ifdef CONFIG_USB_STORAGE
94 #define DISTRO_BOOT_DEV_USB(func) func(USB, usb, 0)
95 #else
96 #define DISTRO_BOOT_DEV_USB(func)
97 #endif
98 
99 #ifdef CONFIG_CMD_PXE
100 #define DISTRO_BOOT_DEV_PXE(func) func(PXE, pxe, na)
101 #else
102 #define DISTRO_BOOT_DEV_PXE(func)
103 #endif
104 
105 #ifdef CONFIG_CMD_DHCP
106 #define DISTRO_BOOT_DEV_DHCP(func) func(DHCP, dhcp, na)
107 #else
108 #define DISTRO_BOOT_DEV_DHCP(func)
109 #endif
110 
111 
112 #if defined(CONFIG_SABRELITE)
113 #define FDTFILE "fdtfile=imx6q-sabrelite.dtb\0"
114 #else
115 /* FIXME: nitrogen6x covers multiple configs. Define fdtfile for each supported config. */
116 #define FDTFILE
117 #endif
118 
119 #define BOOT_TARGET_DEVICES(func) \
120 	DISTRO_BOOT_DEV_MMC(func) \
121 	DISTRO_BOOT_DEV_SATA(func) \
122 	DISTRO_BOOT_DEV_USB(func) \
123 	DISTRO_BOOT_DEV_PXE(func) \
124 	DISTRO_BOOT_DEV_DHCP(func)
125 
126 #include <config_distro_bootcmd.h>
127 
128 #define CONFIG_EXTRA_ENV_SETTINGS \
129 	"console=ttymxc1\0" \
130 	"fdt_high=0xffffffff\0" \
131 	"initrd_high=0xffffffff\0" \
132 	"fdt_addr_r=0x18000000\0" \
133 	FDTFILE \
134 	"kernel_addr_r=" __stringify(CONFIG_LOADADDR) "\0"  \
135 	"pxefile_addr_r=" __stringify(CONFIG_LOADADDR) "\0" \
136 	"scriptaddr=" __stringify(CONFIG_LOADADDR) "\0" \
137 	"ramdisk_addr_r=0x13000000\0" \
138 	"ramdiskaddr=0x13000000\0" \
139 	"ip_dyn=yes\0" \
140 	"usb_pgood_delay=2000\0" \
141 	BOOTENV
142 
143 /* Miscellaneous configurable options */
144 #define CONFIG_SYS_MEMTEST_START       0x10000000
145 #define CONFIG_SYS_MEMTEST_END	       0x10010000
146 #define CONFIG_SYS_MEMTEST_SCRATCH     0x10800000
147 
148 /* Physical Memory Map */
149 #define PHYS_SDRAM		       MMDC0_ARB_BASE_ADDR
150 
151 #define CONFIG_SYS_SDRAM_BASE	       PHYS_SDRAM
152 #define CONFIG_SYS_INIT_RAM_ADDR       IRAM_BASE_ADDR
153 #define CONFIG_SYS_INIT_RAM_SIZE       IRAM_SIZE
154 
155 #define CONFIG_SYS_INIT_SP_OFFSET \
156 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
157 #define CONFIG_SYS_INIT_SP_ADDR \
158 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
159 
160 /* Environment organization */
161 #define CONFIG_ENV_SIZE			(8 * 1024)
162 
163 #if defined(CONFIG_ENV_IS_IN_MMC)
164 #define CONFIG_ENV_OFFSET		(6 * 64 * 1024)
165 #define CONFIG_SYS_MMC_ENV_DEV		0
166 #elif defined(CONFIG_ENV_IS_IN_SPI_FLASH)
167 #define CONFIG_ENV_OFFSET		(768 * 1024)
168 #define CONFIG_ENV_SECT_SIZE		(8 * 1024)
169 #define CONFIG_ENV_SPI_BUS		CONFIG_SF_DEFAULT_BUS
170 #define CONFIG_ENV_SPI_CS		CONFIG_SF_DEFAULT_CS
171 #define CONFIG_ENV_SPI_MODE		CONFIG_SF_DEFAULT_MODE
172 #define CONFIG_ENV_SPI_MAX_HZ		CONFIG_SF_DEFAULT_SPEED
173 #endif
174 
175 /*
176  * PCI express
177  */
178 #ifdef CONFIG_CMD_PCI
179 #define CONFIG_PCI_SCAN_SHOW
180 #define CONFIG_PCIE_IMX
181 #endif
182 
183 #endif	       /* __CONFIG_H */
184