1 /* 2 * Copyright (C) 2015 Freescale Semiconductor, Inc. 3 * 4 * Configuration settings for the Freescale i.MX6UL 14x14 EVK board. 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 #ifndef __MX6UL_14X14_EVK_CONFIG_H 9 #define __MX6UL_14X14_EVK_CONFIG_H 10 11 12 #include <asm/arch/imx-regs.h> 13 #include <linux/sizes.h> 14 #include "mx6_common.h" 15 #include <asm/imx-common/gpio.h> 16 17 #define is_mx6ul_9x9_evk() CONFIG_IS_ENABLED(TARGET_MX6UL_9X9_EVK) 18 19 /* SPL options */ 20 #define CONFIG_SPL_LIBCOMMON_SUPPORT 21 #define CONFIG_SPL_MMC_SUPPORT 22 #include "imx6_spl.h" 23 24 #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 25 26 #define CONFIG_DISPLAY_CPUINFO 27 #define CONFIG_DISPLAY_BOARDINFO 28 29 /* Size of malloc() pool */ 30 #define CONFIG_SYS_MALLOC_LEN (16 * SZ_1M) 31 32 #define CONFIG_BOARD_EARLY_INIT_F 33 #define CONFIG_BOARD_LATE_INIT 34 35 #define CONFIG_MXC_UART 36 #define CONFIG_MXC_UART_BASE UART1_BASE 37 38 /* MMC Configs */ 39 #ifdef CONFIG_FSL_USDHC 40 #define CONFIG_SYS_FSL_ESDHC_ADDR USDHC2_BASE_ADDR 41 42 /* NAND pin conflicts with usdhc2 */ 43 #ifdef CONFIG_NAND_MXS 44 #define CONFIG_SYS_FSL_USDHC_NUM 1 45 #else 46 #define CONFIG_SYS_FSL_USDHC_NUM 2 47 #endif 48 49 #define CONFIG_SUPPORT_EMMC_BOOT /* eMMC specific */ 50 #endif 51 52 /* I2C configs */ 53 #define CONFIG_CMD_I2C 54 #ifdef CONFIG_CMD_I2C 55 #define CONFIG_SYS_I2C 56 #define CONFIG_SYS_I2C_MXC 57 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 58 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 59 #define CONFIG_SYS_I2C_SPEED 100000 60 61 /* PMIC only for 9X9 EVK */ 62 #define CONFIG_POWER 63 #define CONFIG_POWER_I2C 64 #define CONFIG_POWER_PFUZE3000 65 #define CONFIG_POWER_PFUZE3000_I2C_ADDR 0x08 66 #endif 67 68 #define CONFIG_SYS_MMC_IMG_LOAD_PART 1 69 70 #define CONFIG_EXTRA_ENV_SETTINGS \ 71 "script=boot.scr\0" \ 72 "image=zImage\0" \ 73 "console=ttymxc0\0" \ 74 "fdt_high=0xffffffff\0" \ 75 "initrd_high=0xffffffff\0" \ 76 "fdt_file=undefined\0" \ 77 "fdt_addr=0x83000000\0" \ 78 "boot_fdt=try\0" \ 79 "ip_dyn=yes\0" \ 80 "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \ 81 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \ 82 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \ 83 "mmcautodetect=yes\0" \ 84 "mmcargs=setenv bootargs console=${console},${baudrate} " \ 85 "root=${mmcroot}\0" \ 86 "loadbootscript=" \ 87 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \ 88 "bootscript=echo Running bootscript from mmc ...; " \ 89 "source\0" \ 90 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \ 91 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \ 92 "mmcboot=echo Booting from mmc ...; " \ 93 "run mmcargs; " \ 94 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 95 "if run loadfdt; then " \ 96 "bootz ${loadaddr} - ${fdt_addr}; " \ 97 "else " \ 98 "if test ${boot_fdt} = try; then " \ 99 "bootz; " \ 100 "else " \ 101 "echo WARN: Cannot load the DT; " \ 102 "fi; " \ 103 "fi; " \ 104 "else " \ 105 "bootz; " \ 106 "fi;\0" \ 107 "netargs=setenv bootargs console=${console},${baudrate} " \ 108 "root=/dev/nfs " \ 109 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ 110 "netboot=echo Booting from net ...; " \ 111 "run netargs; " \ 112 "if test ${ip_dyn} = yes; then " \ 113 "setenv get_cmd dhcp; " \ 114 "else " \ 115 "setenv get_cmd tftp; " \ 116 "fi; " \ 117 "${get_cmd} ${image}; " \ 118 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 119 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \ 120 "bootz ${loadaddr} - ${fdt_addr}; " \ 121 "else " \ 122 "if test ${boot_fdt} = try; then " \ 123 "bootz; " \ 124 "else " \ 125 "echo WARN: Cannot load the DT; " \ 126 "fi; " \ 127 "fi; " \ 128 "else " \ 129 "bootz; " \ 130 "fi;\0" \ 131 "findfdt="\ 132 "if test $fdt_file = undefined; then " \ 133 "if test $board_name = EVK && test $board_rev = 9X9; then " \ 134 "setenv fdt_file imx6ul-9x9-evk.dtb; fi; " \ 135 "if test $board_name = EVK && test $board_rev = 14X14; then " \ 136 "setenv fdt_file imx6ul-14x14-evk.dtb; fi; " \ 137 "if test $fdt_file = undefined; then " \ 138 "echo WARNING: Could not determine dtb to use; fi; " \ 139 "fi;\0" \ 140 141 #define CONFIG_BOOTCOMMAND \ 142 "run findfdt;" \ 143 "mmc dev ${mmcdev};" \ 144 "mmc dev ${mmcdev}; if mmc rescan; then " \ 145 "if run loadbootscript; then " \ 146 "run bootscript; " \ 147 "else " \ 148 "if run loadimage; then " \ 149 "run mmcboot; " \ 150 "else run netboot; " \ 151 "fi; " \ 152 "fi; " \ 153 "else run netboot; fi" 154 155 /* Miscellaneous configurable options */ 156 #define CONFIG_CMD_MEMTEST 157 #define CONFIG_SYS_MEMTEST_START 0x80000000 158 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x10000000) 159 160 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 161 #define CONFIG_SYS_HZ 1000 162 163 #define CONFIG_CMDLINE_EDITING 164 #define CONFIG_STACKSIZE SZ_128K 165 166 /* Physical Memory Map */ 167 #define CONFIG_NR_DRAM_BANKS 1 168 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 169 170 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 171 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 172 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 173 174 #define CONFIG_SYS_INIT_SP_OFFSET \ 175 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 176 #define CONFIG_SYS_INIT_SP_ADDR \ 177 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 178 179 /* FLASH and environment organization */ 180 #define CONFIG_SYS_NO_FLASH 181 182 #define CONFIG_ENV_SIZE SZ_8K 183 #define CONFIG_ENV_IS_IN_MMC 184 #define CONFIG_ENV_OFFSET (8 * SZ_64K) 185 #define CONFIG_SYS_MMC_ENV_DEV 1 /* USDHC2 */ 186 #define CONFIG_SYS_MMC_ENV_PART 0 /* user area */ 187 #define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */ 188 189 #define CONFIG_OF_LIBFDT 190 #define CONFIG_CMD_BOOTZ 191 #define CONFIG_CMD_BMODE 192 193 #ifndef CONFIG_SYS_DCACHE_OFF 194 #define CONFIG_CMD_CACHE 195 #endif 196 197 #define CONFIG_FSL_QSPI 198 #ifdef CONFIG_FSL_QSPI 199 #define CONFIG_CMD_SF 200 #define CONFIG_SPI_FLASH 201 #define CONFIG_SPI_FLASH_STMICRO 202 #define CONFIG_SPI_FLASH_BAR 203 #define CONFIG_SF_DEFAULT_BUS 0 204 #define CONFIG_SF_DEFAULT_CS 0 205 #define CONFIG_SF_DEFAULT_SPEED 40000000 206 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 207 #define FSL_QSPI_FLASH_NUM 1 208 #define FSL_QSPI_FLASH_SIZE SZ_32M 209 #endif 210 211 /* USB Configs */ 212 #define CONFIG_CMD_USB 213 #ifdef CONFIG_CMD_USB 214 #define CONFIG_USB_EHCI 215 #define CONFIG_USB_EHCI_MX6 216 #define CONFIG_USB_STORAGE 217 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 218 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 219 #define CONFIG_MXC_USB_FLAGS 0 220 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 221 #endif 222 223 #ifdef CONFIG_CMD_NET 224 #define CONFIG_FEC_MXC 225 #define CONFIG_MII 226 #define CONFIG_FEC_ENET_DEV 1 227 228 #if (CONFIG_FEC_ENET_DEV == 0) 229 #define IMX_FEC_BASE ENET_BASE_ADDR 230 #define CONFIG_FEC_MXC_PHYADDR 0x2 231 #define CONFIG_FEC_XCV_TYPE RMII 232 #elif (CONFIG_FEC_ENET_DEV == 1) 233 #define IMX_FEC_BASE ENET2_BASE_ADDR 234 #define CONFIG_FEC_MXC_PHYADDR 0x1 235 #define CONFIG_FEC_XCV_TYPE RMII 236 #endif 237 #define CONFIG_ETHPRIME "FEC" 238 239 #define CONFIG_PHYLIB 240 #define CONFIG_PHY_MICREL 241 #endif 242 243 #define CONFIG_IMX_THERMAL 244 245 #endif 246