xref: /openbmc/u-boot/include/configs/mx6slevk.h (revision f0892401)
1 /*
2  * Copyright 2013 Freescale Semiconductor, Inc.
3  *
4  * Configuration settings for the Freescale i.MX6SL EVK board.
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #include "mx6_common.h"
13 
14 #define MACH_TYPE_MX6SLEVK		4307
15 #define CONFIG_MACH_TYPE		MACH_TYPE_MX6SLEVK
16 
17 /* Size of malloc() pool */
18 #define CONFIG_SYS_MALLOC_LEN		(3 * SZ_1M)
19 
20 #define CONFIG_BOARD_EARLY_INIT_F
21 
22 #define CONFIG_MXC_UART
23 #define CONFIG_MXC_UART_BASE		UART1_IPS_BASE_ADDR
24 
25 /* MMC Configs */
26 #define CONFIG_SYS_FSL_ESDHC_ADDR	USDHC2_BASE_ADDR
27 
28 /* I2C Configs */
29 #define CONFIG_CMD_I2C
30 #define CONFIG_SYS_I2C
31 #define CONFIG_SYS_I2C_MXC
32 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
33 #define CONFIG_SYS_I2C_SPEED		  100000
34 
35 /* PMIC */
36 #define CONFIG_POWER
37 #define CONFIG_POWER_I2C
38 #define CONFIG_POWER_PFUZE100
39 #define CONFIG_POWER_PFUZE100_I2C_ADDR	0x08
40 
41 #define CONFIG_CMD_PING
42 #define CONFIG_CMD_DHCP
43 #define CONFIG_CMD_MII
44 #define CONFIG_FEC_MXC
45 #define CONFIG_MII
46 #define IMX_FEC_BASE			ENET_BASE_ADDR
47 #define CONFIG_FEC_XCV_TYPE		RMII
48 #define CONFIG_ETHPRIME			"FEC"
49 #define CONFIG_FEC_MXC_PHYADDR		0
50 
51 #define CONFIG_PHYLIB
52 #define CONFIG_PHY_SMSC
53 
54 #define CONFIG_EXTRA_ENV_SETTINGS \
55 	"script=boot.scr\0" \
56 	"image=zImage\0" \
57 	"console=ttymxc0\0" \
58 	"fdt_high=0xffffffff\0" \
59 	"initrd_high=0xffffffff\0" \
60 	"fdt_file=imx6sl-evk.dtb\0" \
61 	"fdt_addr=0x88000000\0" \
62 	"boot_fdt=try\0" \
63 	"ip_dyn=yes\0" \
64 	"mmcdev=1\0" \
65 	"mmcpart=1\0" \
66 	"mmcroot=/dev/mmcblk0p2 rootwait rw\0" \
67 	"mmcargs=setenv bootargs console=${console},${baudrate} " \
68 		"root=${mmcroot}\0" \
69 	"loadbootscript=" \
70 		"fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
71 	"bootscript=echo Running bootscript from mmc ...; " \
72 		"source\0" \
73 	"loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
74 	"loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
75 	"mmcboot=echo Booting from mmc ...; " \
76 		"run mmcargs; " \
77 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
78 			"if run loadfdt; then " \
79 				"bootz ${loadaddr} - ${fdt_addr}; " \
80 			"else " \
81 				"if test ${boot_fdt} = try; then " \
82 					"bootz; " \
83 				"else " \
84 					"echo WARN: Cannot load the DT; " \
85 				"fi; " \
86 			"fi; " \
87 		"else " \
88 			"bootz; " \
89 		"fi;\0" \
90 	"netargs=setenv bootargs console=${console},${baudrate} " \
91 		"root=/dev/nfs " \
92 	"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
93 		"netboot=echo Booting from net ...; " \
94 		"run netargs; " \
95 		"if test ${ip_dyn} = yes; then " \
96 			"setenv get_cmd dhcp; " \
97 		"else " \
98 			"setenv get_cmd tftp; " \
99 		"fi; " \
100 		"${get_cmd} ${image}; " \
101 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
102 			"if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
103 				"bootz ${loadaddr} - ${fdt_addr}; " \
104 			"else " \
105 				"if test ${boot_fdt} = try; then " \
106 					"bootz; " \
107 				"else " \
108 					"echo WARN: Cannot load the DT; " \
109 				"fi; " \
110 			"fi; " \
111 		"else " \
112 			"bootz; " \
113 		"fi;\0"
114 
115 #define CONFIG_BOOTCOMMAND \
116 	   "mmc dev ${mmcdev};" \
117 	   "mmc dev ${mmcdev}; if mmc rescan; then " \
118 		   "if run loadbootscript; then " \
119 			   "run bootscript; " \
120 		   "else " \
121 			   "if run loadimage; then " \
122 				   "run mmcboot; " \
123 			   "else run netboot; " \
124 			   "fi; " \
125 		   "fi; " \
126 	   "else run netboot; fi"
127 
128 /* Miscellaneous configurable options */
129 #define CONFIG_SYS_MEMTEST_START	0x80000000
130 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + SZ_512M)
131 
132 #define CONFIG_STACKSIZE		SZ_128K
133 
134 /* Physical Memory Map */
135 #define CONFIG_NR_DRAM_BANKS		1
136 #define PHYS_SDRAM			MMDC0_ARB_BASE_ADDR
137 #define PHYS_SDRAM_SIZE			SZ_1G
138 
139 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM
140 #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
141 #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
142 
143 #define CONFIG_SYS_INIT_SP_OFFSET \
144 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
145 #define CONFIG_SYS_INIT_SP_ADDR \
146 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
147 
148 /* Environment organization */
149 #define CONFIG_ENV_SIZE			SZ_8K
150 
151 #if defined CONFIG_SYS_BOOT_SPINOR
152 #define CONFIG_ENV_IS_IN_SPI_FLASH
153 #define CONFIG_ENV_OFFSET               (768 * 1024)
154 #define CONFIG_ENV_SECT_SIZE            (64 * 1024)
155 #define CONFIG_ENV_SPI_BUS              CONFIG_SF_DEFAULT_BUS
156 #define CONFIG_ENV_SPI_CS               CONFIG_SF_DEFAULT_CS
157 #define CONFIG_ENV_SPI_MODE             CONFIG_SF_DEFAULT_MODE
158 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
159 #else
160 #define CONFIG_ENV_OFFSET		(8 * SZ_64K)
161 #define CONFIG_ENV_IS_IN_MMC
162 #endif
163 
164 #define CONFIG_CMD_SF
165 #ifdef CONFIG_CMD_SF
166 #define CONFIG_SPI_FLASH_STMICRO
167 #define CONFIG_MXC_SPI
168 #define CONFIG_SF_DEFAULT_BUS		0
169 #define CONFIG_SF_DEFAULT_CS		0
170 #define CONFIG_SF_DEFAULT_SPEED		20000000
171 #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
172 #endif
173 
174 /* USB Configs */
175 #define CONFIG_CMD_USB
176 #ifdef CONFIG_CMD_USB
177 #define CONFIG_USB_EHCI
178 #define CONFIG_USB_EHCI_MX6
179 #define CONFIG_USB_STORAGE
180 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
181 #define CONFIG_USB_HOST_ETHER
182 #define CONFIG_USB_ETHER_ASIX
183 #define CONFIG_MXC_USB_PORTSC		(PORT_PTS_UTMI | PORT_PTS_PTW)
184 #define CONFIG_MXC_USB_FLAGS		0
185 #define CONFIG_USB_MAX_CONTROLLER_COUNT	2
186 #endif
187 
188 #define CONFIG_SYS_FSL_USDHC_NUM	3
189 #if defined(CONFIG_ENV_IS_IN_MMC)
190 #define CONFIG_SYS_MMC_ENV_DEV		1	/* SDHC2*/
191 #endif
192 
193 #define CONFIG_IMX6_THERMAL
194 
195 #endif				/* __CONFIG_H */
196