xref: /openbmc/u-boot/include/configs/mx6sabresd.h (revision c26c80a1)
1 /*
2  * Copyright (C) 2012 Freescale Semiconductor, Inc.
3  *
4  * Configuration settings for the Freescale i.MX6Q SabreSD board.
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __MX6QSABRESD_CONFIG_H
10 #define __MX6QSABRESD_CONFIG_H
11 
12 #include <asm/arch/imx-regs.h>
13 #include <asm/imx-common/gpio.h>
14 
15 #ifdef CONFIG_SPL
16 #define CONFIG_SPL_LIBCOMMON_SUPPORT
17 #define CONFIG_SPL_MMC_SUPPORT
18 #include "imx6_spl.h"
19 #endif
20 
21 #define CONFIG_MACH_TYPE	3980
22 #define CONFIG_MXC_UART_BASE	UART1_BASE
23 #define CONFIG_CONSOLE_DEV		"ttymxc0"
24 #define CONFIG_MMCROOT			"/dev/mmcblk1p2"
25 #if defined(CONFIG_MX6Q)
26 #define CONFIG_DEFAULT_FDT_FILE	"imx6q-sabresd.dtb"
27 #elif defined(CONFIG_MX6DL)
28 #define CONFIG_DEFAULT_FDT_FILE	"imx6dl-sabresd.dtb"
29 #endif
30 #define PHYS_SDRAM_SIZE		(1u * 1024 * 1024 * 1024)
31 
32 #define CONFIG_SUPPORT_EMMC_BOOT /* eMMC specific */
33 
34 #include "mx6sabre_common.h"
35 
36 #define CONFIG_SYS_FSL_USDHC_NUM	3
37 #if defined(CONFIG_ENV_IS_IN_MMC)
38 #define CONFIG_SYS_MMC_ENV_DEV		1	/* SDHC3 */
39 #endif
40 
41 #define CONFIG_CMD_PCI
42 #ifdef CONFIG_CMD_PCI
43 #define CONFIG_PCI
44 #define CONFIG_PCI_PNP
45 #define CONFIG_PCI_SCAN_SHOW
46 #define CONFIG_PCIE_IMX
47 #define CONFIG_PCIE_IMX_PERST_GPIO	IMX_GPIO_NR(7, 12)
48 #define CONFIG_PCIE_IMX_POWER_GPIO	IMX_GPIO_NR(3, 19)
49 #endif
50 
51 /* I2C Configs */
52 #define CONFIG_CMD_I2C
53 #define CONFIG_SYS_I2C
54 #define CONFIG_SYS_I2C_MXC
55 #define CONFIG_SYS_I2C_SPEED		  100000
56 
57 /* PMIC */
58 #define CONFIG_POWER
59 #define CONFIG_POWER_I2C
60 #define CONFIG_POWER_PFUZE100
61 #define CONFIG_POWER_PFUZE100_I2C_ADDR	0x08
62 
63 #endif                         /* __MX6QSABRESD_CONFIG_H */
64