1 /* 2 * (C) Copyright 2010, Stefano Babic <sbabic@denx.de> 3 * 4 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc. 5 * 6 * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de> 7 * 8 * Configuration for the MX35pdk Freescale board. 9 * 10 * SPDX-License-Identifier: GPL-2.0+ 11 */ 12 13 #ifndef __CONFIG_H 14 #define __CONFIG_H 15 16 #include <asm/arch/imx-regs.h> 17 18 /* High Level Configuration Options */ 19 #define CONFIG_MX35 20 21 #define CONFIG_SYS_FSL_CLK 22 23 /* Set TEXT at the beginning of the NOR flash */ 24 25 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 26 #define CONFIG_REVISION_TAG 27 #define CONFIG_SETUP_MEMORY_TAGS 28 #define CONFIG_INITRD_TAG 29 30 /* 31 * Size of malloc() pool 32 */ 33 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 34 35 /* 36 * Hardware drivers 37 */ 38 #define CONFIG_SYS_I2C 39 #define CONFIG_SYS_I2C_MXC 40 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 41 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 42 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 43 44 /* 45 * PMIC Configs 46 */ 47 #define CONFIG_POWER 48 #define CONFIG_POWER_I2C 49 #define CONFIG_POWER_FSL 50 #define CONFIG_POWER_FSL_MC13892 51 #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x08 52 #define CONFIG_RTC_MC13XXX 53 54 /* 55 * MFD MC9SDZ60 56 */ 57 #define CONFIG_FSL_MC9SDZ60 58 #define CONFIG_SYS_FSL_MC9SDZ60_I2C_ADDR 0x69 59 60 /* 61 * UART (console) 62 */ 63 #define CONFIG_MXC_UART 64 #define CONFIG_MXC_UART_BASE UART1_BASE 65 66 /* allow to overwrite serial and ethaddr */ 67 #define CONFIG_ENV_OVERWRITE 68 #define CONFIG_CONS_INDEX 1 69 70 /* 71 * Command definition 72 */ 73 #define CONFIG_BOOTP_SUBNETMASK 74 #define CONFIG_BOOTP_GATEWAY 75 #define CONFIG_BOOTP_DNS 76 77 #define CONFIG_NET_RETRY_COUNT 100 78 79 80 #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */ 81 82 /* 83 * Ethernet on the debug board (SMC911) 84 */ 85 #define CONFIG_HAS_ETH1 86 #define CONFIG_ETHPRIME 87 88 /* 89 * Ethernet on SOC (FEC) 90 */ 91 #define CONFIG_FEC_MXC 92 #define IMX_FEC_BASE FEC_BASE_ADDR 93 #define CONFIG_FEC_MXC_PHYADDR 0x1F 94 95 #define CONFIG_MII 96 97 #define CONFIG_ARP_TIMEOUT 200UL 98 99 /* 100 * Miscellaneous configurable options 101 */ 102 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 103 #define CONFIG_CMDLINE_EDITING 104 105 #define CONFIG_AUTO_COMPLETE 106 107 #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ 108 #define CONFIG_SYS_MEMTEST_END 0x10000 109 110 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 111 112 /* 113 * Physical Memory Map 114 */ 115 #define CONFIG_NR_DRAM_BANKS 2 116 #define PHYS_SDRAM_1 CSD0_BASE_ADDR 117 #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) 118 #define PHYS_SDRAM_2 CSD1_BASE_ADDR 119 #define PHYS_SDRAM_2_SIZE (128 * 1024 * 1024) 120 121 #define CONFIG_SYS_SDRAM_BASE CSD0_BASE_ADDR 122 #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR + 0x10000) 123 #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE / 2) 124 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 125 GENERATED_GBL_DATA_SIZE) 126 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 127 CONFIG_SYS_GBL_DATA_OFFSET) 128 129 /* 130 * MTD Command for mtdparts 131 */ 132 #define CONFIG_MTD_DEVICE 133 #define CONFIG_FLASH_CFI_MTD 134 #define CONFIG_MTD_PARTITIONS 135 136 /* 137 * FLASH and environment organization 138 */ 139 #define CONFIG_SYS_FLASH_BASE CS0_BASE_ADDR 140 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 141 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ 142 /* Monitor at beginning of flash */ 143 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 144 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 145 146 #define CONFIG_ENV_SECT_SIZE (128 * 1024) 147 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 148 149 /* Address and size of Redundant Environment Sector */ 150 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) 151 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 152 153 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 154 CONFIG_SYS_MONITOR_LEN) 155 156 #if defined(CONFIG_FSL_ENV_IN_NAND) 157 #define CONFIG_ENV_OFFSET (1024 * 1024) 158 #endif 159 160 /* 161 * CFI FLASH driver setup 162 */ 163 #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */ 164 #define CONFIG_FLASH_CFI_DRIVER 165 166 /* A non-standard buffered write algorithm */ 167 #define CONFIG_FLASH_SPANSION_S29WS_N 168 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* faster */ 169 #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */ 170 171 /* 172 * NAND FLASH driver setup 173 */ 174 #define CONFIG_MXC_NAND_REGS_BASE (NFC_BASE_ADDR) 175 #define CONFIG_SYS_MAX_NAND_DEVICE 1 176 #define CONFIG_SYS_NAND_BASE (NFC_BASE_ADDR) 177 #define CONFIG_MXC_NAND_HWECC 178 #define CONFIG_SYS_NAND_LARGEPAGE 179 180 /* EHCI driver */ 181 #define CONFIG_EHCI_IS_TDI 182 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 183 #define CONFIG_USB_EHCI_MXC 184 #define CONFIG_MXC_USB_PORT 0 185 #define CONFIG_MXC_USB_FLAGS (MXC_EHCI_INTERFACE_DIFF_UNI | \ 186 MXC_EHCI_POWER_PINS_ENABLED | \ 187 MXC_EHCI_OC_PIN_ACTIVE_LOW) 188 #define CONFIG_MXC_USB_PORTSC (MXC_EHCI_UTMI_16BIT | MXC_EHCI_MODE_UTMI) 189 190 /* mmc driver */ 191 #define CONFIG_FSL_ESDHC 192 #define CONFIG_SYS_FSL_ESDHC_ADDR 0 193 #define CONFIG_SYS_FSL_ESDHC_NUM 1 194 195 /* 196 * Default environment and default scripts 197 * to update uboot and load kernel 198 */ 199 200 #define CONFIG_HOSTNAME "mx35pdk" 201 #define CONFIG_EXTRA_ENV_SETTINGS \ 202 "netdev=eth1\0" \ 203 "ethprime=smc911x\0" \ 204 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 205 "nfsroot=${serverip}:${rootpath}\0" \ 206 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 207 "addip_sta=setenv bootargs ${bootargs} " \ 208 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 209 ":${hostname}:${netdev}:off panic=1\0" \ 210 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ 211 "addip=if test -n ${ipdyn};then run addip_dyn;" \ 212 "else run addip_sta;fi\0" \ 213 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 214 "addtty=setenv bootargs ${bootargs}" \ 215 " console=ttymxc0,${baudrate}\0" \ 216 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ 217 "loadaddr=80800000\0" \ 218 "kernel_addr_r=80800000\0" \ 219 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ 220 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \ 221 "ramdisk_file=" __stringify(CONFIG_HOSTNAME) "/uRamdisk\0" \ 222 "flash_self=run ramargs addip addtty addmtd addmisc;" \ 223 "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 224 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ 225 "bootm ${kernel_addr}\0" \ 226 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 227 "run nfsargs addip addtty addmtd addmisc;" \ 228 "bootm ${kernel_addr_r}\0" \ 229 "net_self_load=tftp ${kernel_addr_r} ${bootfile};" \ 230 "tftp ${ramdisk_addr_r} ${ramdisk_file};\0" \ 231 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \ 232 "load=tftp ${loadaddr} ${u-boot}\0" \ 233 "uboot_addr=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \ 234 "update=protect off ${uboot_addr} +80000;" \ 235 "erase ${uboot_addr} +80000;" \ 236 "cp.b ${loadaddr} ${uboot_addr} ${filesize}\0" \ 237 "upd=if run load;then echo Updating u-boot;if run update;" \ 238 "then echo U-Boot updated;" \ 239 "else echo Error updating u-boot !;" \ 240 "echo Board without bootloader !!;" \ 241 "fi;" \ 242 "else echo U-Boot not downloaded..exiting;fi\0" \ 243 "bootcmd=run net_nfs\0" 244 245 #endif /* __CONFIG_H */ 246