1 /* 2 * Configuation settings for the Hitachi Solution Engine 7750 3 * 4 * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __MS7750SE_H 10 #define __MS7750SE_H 11 12 #define CONFIG_CPU_SH7750 1 13 /* #define CONFIG_CPU_SH7751 1 */ 14 /* #define CONFIG_CPU_TYPE_R 1 */ 15 #define __LITTLE_ENDIAN__ 1 16 17 #define CONFIG_DISPLAY_BOARDINFO 18 19 /* 20 * Command line configuration. 21 */ 22 #define CONFIG_CONS_SCIF1 1 23 24 #define CONFIG_ENV_OVERWRITE 1 25 26 /* SDRAM */ 27 #define CONFIG_SYS_SDRAM_BASE (0x8C000000) 28 #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) 29 30 #define CONFIG_SYS_LONGHELP 31 #define CONFIG_SYS_PBSIZE 256 32 33 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) 34 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) 35 36 /* NOR Flash */ 37 /* #define CONFIG_SYS_FLASH_BASE (0xA1000000)*/ 38 #define CONFIG_SYS_FLASH_BASE (0xA0000000) 39 #define CONFIG_SYS_MAX_FLASH_BANKS (1) /* Max number of 40 * Flash memory banks 41 */ 42 #define CONFIG_SYS_MAX_FLASH_SECT 142 43 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 44 45 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024) 46 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) /* Address of u-boot image in Flash */ 47 #define CONFIG_SYS_MONITOR_LEN (128 * 1024) 48 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */ 49 50 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 51 #define CONFIG_SYS_RX_ETH_BUFFER (8) 52 53 #define CONFIG_SYS_FLASH_CFI 54 #define CONFIG_FLASH_CFI_DRIVER 55 #undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE 56 #undef CONFIG_SYS_FLASH_QUIET_TEST 57 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ 58 59 #define CONFIG_ENV_SECT_SIZE 0x20000 60 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 61 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 62 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 63 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 64 65 /* Board Clock */ 66 #define CONFIG_SYS_CLK_FREQ 33333333 67 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 68 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 69 #define CONFIG_SYS_TMU_CLK_DIV 4 70 71 #endif /* __MS7750SE_H */ 72