1 /* 2 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. 3 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com 4 * 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 /* 13 * High Level Configuration Options 14 */ 15 #define CONFIG_E300 1 /* E300 family */ 16 #define CONFIG_MPC830x 1 /* MPC830x family */ 17 #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */ 18 #define CONFIG_MPC8308_P1M 1 /* mpc8308_p1m board specific */ 19 20 #ifndef CONFIG_SYS_TEXT_BASE 21 #define CONFIG_SYS_TEXT_BASE 0xFC000000 22 #endif 23 24 /* 25 * On-board devices 26 * 27 * TSECs 28 */ 29 #define CONFIG_TSEC1 30 #define CONFIG_TSEC2 31 32 /* 33 * System Clock Setup 34 */ 35 #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 36 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 37 38 /* 39 * Hardware Reset Configuration Word 40 * if CLKIN is 66.66MHz, then 41 * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz 42 * We choose the A type silicon as default, so the core is 400Mhz. 43 */ 44 #define CONFIG_SYS_HRCW_LOW (\ 45 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 46 HRCWL_DDR_TO_SCB_CLK_2X1 |\ 47 HRCWL_SVCOD_DIV_2 |\ 48 HRCWL_CSB_TO_CLKIN_4X1 |\ 49 HRCWL_CORE_TO_CSB_3X1) 50 /* 51 * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits 52 * in 8308's HRCWH according to the manual, but original Freescale's 53 * code has them and I've expirienced some problems using the board 54 * with BDI3000 attached when I've tried to set these bits to zero 55 * (UART doesn't work after the 'reset run' command). 56 */ 57 #define CONFIG_SYS_HRCW_HIGH (\ 58 HRCWH_PCI_HOST |\ 59 HRCWH_PCI1_ARBITER_ENABLE |\ 60 HRCWH_CORE_ENABLE |\ 61 HRCWH_FROM_0X00000100 |\ 62 HRCWH_BOOTSEQ_DISABLE |\ 63 HRCWH_SW_WATCHDOG_DISABLE |\ 64 HRCWH_ROM_LOC_LOCAL_16BIT |\ 65 HRCWH_RL_EXT_LEGACY |\ 66 HRCWH_TSEC1M_IN_MII |\ 67 HRCWH_TSEC2M_IN_MII |\ 68 HRCWH_BIG_ENDIAN) 69 70 /* 71 * System IO Config 72 */ 73 #define CONFIG_SYS_SICRH (\ 74 SICRH_ESDHC_A_GPIO |\ 75 SICRH_ESDHC_B_GPIO |\ 76 SICRH_ESDHC_C_GTM |\ 77 SICRH_GPIO_A_TSEC2 |\ 78 SICRH_GPIO_B_TSEC2_TX_CLK |\ 79 SICRH_IEEE1588_A_GPIO |\ 80 SICRH_USB |\ 81 SICRH_GTM_GPIO |\ 82 SICRH_IEEE1588_B_GPIO |\ 83 SICRH_ETSEC2_CRS |\ 84 SICRH_GPIOSEL_1 |\ 85 SICRH_TMROBI_V3P3 |\ 86 SICRH_TSOBI1_V3P3 |\ 87 SICRH_TSOBI2_V3P3) /* 0xf577d100 */ 88 #define CONFIG_SYS_SICRL (\ 89 SICRL_SPI_PF0 |\ 90 SICRL_UART_PF0 |\ 91 SICRL_IRQ_PF0 |\ 92 SICRL_I2C2_PF0 |\ 93 SICRL_ETSEC1_TX_CLK) /* 0x00000000 */ 94 95 #define CONFIG_SYS_GPIO1_PRELIM 96 /* GPIO Default input/output settings */ 97 #define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00 98 /* 99 * Default GPIO values: 100 * LED#1 enabled; WLAN enabled; Both COM LED on (orange) 101 */ 102 #define CONFIG_SYS_GPIO1_DAT 0x08008C00 103 104 /* 105 * IMMR new address 106 */ 107 #define CONFIG_SYS_IMMR 0xE0000000 108 109 /* 110 * SERDES 111 */ 112 #define CONFIG_FSL_SERDES 113 #define CONFIG_FSL_SERDES1 0xe3000 114 115 /* 116 * Arbiter Setup 117 */ 118 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 119 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 120 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 121 122 /* 123 * DDR Setup 124 */ 125 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 126 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 127 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 128 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 129 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 130 | DDRCDR_PZ_LOZ \ 131 | DDRCDR_NZ_LOZ \ 132 | DDRCDR_ODT \ 133 | DDRCDR_Q_DRN) 134 /* 0x7b880001 */ 135 /* 136 * Manually set up DDR parameters 137 * consist of two chips HY5PS12621BFP-C4 from HYNIX 138 */ 139 140 #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 141 142 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 143 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 144 | CSCONFIG_ODT_RD_NEVER \ 145 | CSCONFIG_ODT_WR_ONLY_CURRENT \ 146 | CSCONFIG_ROW_BIT_13 \ 147 | CSCONFIG_COL_BIT_10) 148 /* 0x80010102 */ 149 #define CONFIG_SYS_DDR_TIMING_3 0x00000000 150 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 151 | (0 << TIMING_CFG0_WRT_SHIFT) \ 152 | (0 << TIMING_CFG0_RRT_SHIFT) \ 153 | (0 << TIMING_CFG0_WWT_SHIFT) \ 154 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 155 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 156 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 157 | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 158 /* 0x00220802 */ 159 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 160 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 161 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 162 | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 163 | (6 << TIMING_CFG1_REFREC_SHIFT) \ 164 | (2 << TIMING_CFG1_WRREC_SHIFT) \ 165 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 166 | (2 << TIMING_CFG1_WRTORD_SHIFT)) 167 /* 0x27256222 */ 168 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 169 | (4 << TIMING_CFG2_CPO_SHIFT) \ 170 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 171 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 172 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 173 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 174 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 175 /* 0x121048c5 */ 176 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 177 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 178 /* 0x03600100 */ 179 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 180 | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 181 | SDRAM_CFG_DBW_32) 182 /* 0x43080000 */ 183 184 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 185 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 186 | (0x0232 << SDRAM_MODE_SD_SHIFT)) 187 /* ODT 150ohm CL=3, AL=1 on SDRAM */ 188 #define CONFIG_SYS_DDR_MODE2 0x00000000 189 190 /* 191 * Memory test 192 */ 193 #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */ 194 #define CONFIG_SYS_MEMTEST_END 0x07f00000 195 196 /* 197 * The reserved memory 198 */ 199 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 200 201 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 202 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 203 204 /* 205 * Initial RAM Base Address Setup 206 */ 207 #define CONFIG_SYS_INIT_RAM_LOCK 1 208 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 209 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 210 #define CONFIG_SYS_GBL_DATA_OFFSET \ 211 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 212 213 /* 214 * Local Bus Configuration & Clock Setup 215 */ 216 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 217 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 218 #define CONFIG_SYS_LBC_LBCR 0x00040000 219 220 /* 221 * FLASH on the Local Bus 222 */ 223 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 224 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 225 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 226 227 #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */ 228 #define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */ 229 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 230 231 /* Window base at flash base */ 232 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 233 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 234 235 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 236 | BR_PS_16 /* 16 bit port */ \ 237 | BR_MS_GPCM /* MSEL = GPCM */ \ 238 | BR_V) /* valid */ 239 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 240 | OR_UPM_XAM \ 241 | OR_GPCM_CSNT \ 242 | OR_GPCM_ACS_DIV2 \ 243 | OR_GPCM_XACS \ 244 | OR_GPCM_SCY_4 \ 245 | OR_GPCM_TRLX_SET \ 246 | OR_GPCM_EHTR_SET) 247 248 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 249 #define CONFIG_SYS_MAX_FLASH_SECT 512 250 251 /* Flash Erase Timeout (ms) */ 252 #define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024) 253 /* Flash Write Timeout (ms) */ 254 #define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024) 255 256 /* 257 * SJA1000 CAN controller on Local Bus 258 */ 259 #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000 260 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SJA1000_BASE \ 261 | BR_PS_8 /* 8 bit port size */ \ 262 | BR_MS_GPCM /* MSEL = GPCM */ \ 263 | BR_V) /* valid */ 264 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 265 | OR_GPCM_SCY_5 \ 266 | OR_GPCM_EHTR_SET) 267 /* 0xFFFF8052 */ 268 269 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_SJA1000_BASE 270 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 271 272 /* 273 * CPLD on Local Bus 274 */ 275 #define CONFIG_SYS_CPLD_BASE 0xFBFF8000 276 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_CPLD_BASE \ 277 | BR_PS_8 /* 8 bit port */ \ 278 | BR_MS_GPCM /* MSEL = GPCM */ \ 279 | BR_V) /* valid */ 280 #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB \ 281 | OR_GPCM_SCY_4 \ 282 | OR_GPCM_EHTR_SET) 283 /* 0xFFFF8042 */ 284 285 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_CPLD_BASE 286 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 287 288 /* 289 * Serial Port 290 */ 291 #define CONFIG_CONS_INDEX 1 292 #undef CONFIG_SERIAL_SOFTWARE_FIFO 293 #define CONFIG_SYS_NS16550 294 #define CONFIG_SYS_NS16550_SERIAL 295 #define CONFIG_SYS_NS16550_REG_SIZE 1 296 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 297 298 #define CONFIG_SYS_BAUDRATE_TABLE \ 299 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 300 301 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 302 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 303 304 /* Use the HUSH parser */ 305 #define CONFIG_SYS_HUSH_PARSER 306 307 /* Pass open firmware flat tree */ 308 #define CONFIG_OF_LIBFDT 1 309 #define CONFIG_OF_BOARD_SETUP 1 310 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 311 312 /* I2C */ 313 #define CONFIG_SYS_I2C 314 #define CONFIG_SYS_I2C_FSL 315 #define CONFIG_SYS_FSL_I2C_SPEED 400000 316 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 317 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 318 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 319 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 320 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 321 322 /* 323 * General PCI 324 * Addresses are mapped 1-1. 325 */ 326 #define CONFIG_SYS_PCIE1_BASE 0xA0000000 327 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 328 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 329 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 330 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 331 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 332 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 333 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 334 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 335 336 /* enable PCIE clock */ 337 #define CONFIG_SYS_SCCR_PCIEXP1CM 1 338 339 #define CONFIG_PCI 340 #define CONFIG_PCI_INDIRECT_BRIDGE 341 #define CONFIG_PCIE 342 343 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 344 345 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 346 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1 347 348 /* 349 * TSEC 350 */ 351 #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 352 #define CONFIG_SYS_TSEC1_OFFSET 0x24000 353 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 354 #define CONFIG_SYS_TSEC2_OFFSET 0x25000 355 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 356 357 /* 358 * TSEC ethernet configuration 359 */ 360 #define CONFIG_MII 1 /* MII PHY management */ 361 #define CONFIG_TSEC1_NAME "eTSEC0" 362 #define CONFIG_TSEC2_NAME "eTSEC1" 363 #define TSEC1_PHY_ADDR 1 364 #define TSEC2_PHY_ADDR 2 365 #define TSEC1_PHYIDX 0 366 #define TSEC2_PHYIDX 0 367 #define TSEC1_FLAGS 0 368 #define TSEC2_FLAGS 0 369 370 /* Options are: eTSEC[0-1] */ 371 #define CONFIG_ETHPRIME "eTSEC0" 372 373 /* 374 * Environment 375 */ 376 #define CONFIG_ENV_IS_IN_FLASH 1 377 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 378 CONFIG_SYS_MONITOR_LEN) 379 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 380 #define CONFIG_ENV_SIZE 0x2000 381 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 382 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 383 384 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 385 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 386 387 /* 388 * BOOTP options 389 */ 390 #define CONFIG_BOOTP_BOOTFILESIZE 391 #define CONFIG_BOOTP_BOOTPATH 392 #define CONFIG_BOOTP_GATEWAY 393 #define CONFIG_BOOTP_HOSTNAME 394 395 /* 396 * Command line configuration. 397 */ 398 #include <config_cmd_default.h> 399 400 #define CONFIG_CMD_DHCP 401 #define CONFIG_CMD_I2C 402 #define CONFIG_CMD_MII 403 #define CONFIG_CMD_NET 404 #define CONFIG_CMD_PCI 405 #define CONFIG_CMD_PING 406 407 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 408 409 /* 410 * Miscellaneous configurable options 411 */ 412 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 413 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 414 415 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 416 417 /* Print Buffer Size */ 418 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 419 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 420 /* Boot Argument Buffer Size */ 421 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 422 423 /* 424 * For booting Linux, the board info and command line data 425 * have to be in the first 8 MB of memory, since this is 426 * the maximum mapped by the Linux kernel during initialization. 427 */ 428 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 429 430 /* 431 * Core HID Setup 432 */ 433 #define CONFIG_SYS_HID0_INIT 0x000000000 434 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 435 HID0_ENABLE_INSTRUCTION_CACHE | \ 436 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 437 #define CONFIG_SYS_HID2 HID2_HBE 438 439 /* 440 * MMU Setup 441 */ 442 443 /* DDR: cache cacheable */ 444 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \ 445 BATL_MEMCOHERENCE) 446 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \ 447 BATU_VS | BATU_VP) 448 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 449 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 450 451 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 452 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \ 453 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 454 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \ 455 BATU_VP) 456 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 457 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 458 459 /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 460 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 461 BATL_MEMCOHERENCE) 462 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \ 463 BATU_VS | BATU_VP) 464 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 465 BATL_CACHEINHIBIT | \ 466 BATL_GUARDEDSTORAGE) 467 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 468 469 /* Stack in dcache: cacheable, no memory coherence */ 470 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 471 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \ 472 BATU_VS | BATU_VP) 473 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 474 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 475 476 /* 477 * Environment Configuration 478 */ 479 480 #define CONFIG_ENV_OVERWRITE 481 482 #if defined(CONFIG_TSEC_ENET) 483 #define CONFIG_HAS_ETH0 484 #define CONFIG_HAS_ETH1 485 #endif 486 487 #define CONFIG_BAUDRATE 115200 488 489 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 490 491 #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */ 492 493 #define CONFIG_EXTRA_ENV_SETTINGS \ 494 "netdev=eth0\0" \ 495 "consoledev=ttyS0\0" \ 496 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 497 "nfsroot=${serverip}:${rootpath}\0" \ 498 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 499 "addip=setenv bootargs ${bootargs} " \ 500 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 501 ":${hostname}:${netdev}:off panic=1\0" \ 502 "addtty=setenv bootargs ${bootargs}" \ 503 " console=${consoledev},${baudrate}\0" \ 504 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 505 "addmisc=setenv bootargs ${bootargs}\0" \ 506 "kernel_addr=FC0A0000\0" \ 507 "fdt_addr=FC2A0000\0" \ 508 "ramdisk_addr=FC2C0000\0" \ 509 "u-boot=mpc8308_p1m/u-boot.bin\0" \ 510 "kernel_addr_r=1000000\0" \ 511 "fdt_addr_r=C00000\0" \ 512 "hostname=mpc8308_p1m\0" \ 513 "bootfile=mpc8308_p1m/uImage\0" \ 514 "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \ 515 "rootpath=/opt/eldk-4.2/ppc_6xx\0" \ 516 "flash_self=run ramargs addip addtty addmtd addmisc;" \ 517 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 518 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ 519 "bootm ${kernel_addr} - ${fdt_addr}\0" \ 520 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ 521 "tftp ${fdt_addr_r} ${fdtfile};" \ 522 "run nfsargs addip addtty addmtd addmisc;" \ 523 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 524 "bootcmd=run flash_self\0" \ 525 "load=tftp ${loadaddr} ${u-boot}\0" \ 526 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ 527 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\ 528 " +${filesize};cp.b ${fileaddr} " \ 529 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \ 530 "upd=run load update\0" \ 531 532 #endif /* __CONFIG_H */ 533