1 /* 2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems 3 * 4 * Based on omap3_evm_config.h 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 /* 13 * High Level Configuration Options 14 */ 15 16 #define CONFIG_MACH_TYPE MACH_TYPE_MCX 17 18 #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 19 20 #include <asm/arch/cpu.h> /* get chip and board defs */ 21 #include <asm/arch/omap.h> 22 23 /* 24 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader 25 * and older u-boot.bin with the new U-Boot SPL. 26 */ 27 #define CONFIG_SYS_TEXT_BASE 0x80008000 28 29 /* Clock Defines */ 30 #define V_OSCK 26000000 /* Clock output from T2 */ 31 #define V_SCLK (V_OSCK >> 1) 32 33 #define CONFIG_MISC_INIT_R 34 35 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 36 #define CONFIG_SETUP_MEMORY_TAGS 37 #define CONFIG_INITRD_TAG 38 #define CONFIG_REVISION_TAG 39 40 /* 41 * Size of malloc() pool 42 */ 43 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 44 #define CONFIG_SYS_MALLOC_LEN (1024 << 10) 45 /* 46 * DDR related 47 */ 48 #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 49 50 /* 51 * Hardware drivers 52 */ 53 54 /* 55 * NS16550 Configuration 56 */ 57 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 58 59 #define CONFIG_SYS_NS16550_SERIAL 60 #define CONFIG_SYS_NS16550_REG_SIZE (-4) 61 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 62 63 /* 64 * select serial console configuration 65 */ 66 #define CONFIG_CONS_INDEX 3 67 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 68 #define CONFIG_SERIAL3 3 /* UART3 */ 69 70 /* allow to overwrite serial and ethaddr */ 71 #define CONFIG_ENV_OVERWRITE 72 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 73 115200} 74 75 /* EHCI */ 76 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57 77 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 78 #define CONFIG_USB_HOST_ETHER 79 #define CONFIG_USB_ETHER_ASIX 80 #define CONFIG_USB_ETHER_MCS7830 81 82 /* commands to include */ 83 84 #define CONFIG_CMD_NAND /* NAND support */ 85 #define CONFIG_CMD_UBIFS 86 #define CONFIG_RBTREE 87 #define CONFIG_LZO 88 #define CONFIG_MTD_PARTITIONS 89 #define CONFIG_MTD_DEVICE 90 #define CONFIG_CMD_MTDPARTS 91 92 #define CONFIG_SYS_I2C 93 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 94 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 95 #define CONFIG_SYS_I2C_OMAP34XX 96 97 /* RTC */ 98 #define CONFIG_RTC_DS1337 99 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 100 101 /* 102 * Board NAND Info. 103 */ 104 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 105 /* to access nand */ 106 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 107 /* to access */ 108 /* nand at CS0 */ 109 110 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 111 /* NAND devices */ 112 #define CONFIG_JFFS2_NAND 113 /* nand device jffs2 lives on */ 114 #define CONFIG_JFFS2_DEV "nand0" 115 /* start of jffs2 partition */ 116 #define CONFIG_JFFS2_PART_OFFSET 0x680000 117 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 118 119 /* Environment information */ 120 121 #define CONFIG_BOOTFILE "uImage" 122 123 /* Setup MTD for NAND on the SOM */ 124 #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 125 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \ 126 "1m(u-boot),256k(env1)," \ 127 "256k(env2),6m(kernel),6m(k_recovery)," \ 128 "8m(fs_recovery),-(common_data)" 129 130 #define CONFIG_HOSTNAME mcx 131 #define CONFIG_EXTRA_ENV_SETTINGS \ 132 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \ 133 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \ 134 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \ 135 "addfb=setenv bootargs ${bootargs} vram=6M " \ 136 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \ 137 "addip_sta=setenv bootargs ${bootargs} " \ 138 "ip=${ipaddr}:${serverip}:${gatewayip}:" \ 139 "${netmask}:${hostname}:eth0:off\0" \ 140 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ 141 "addip=if test -n ${ipdyn};then run addip_dyn;" \ 142 "else run addip_sta;fi\0" \ 143 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ 144 "addtty=setenv bootargs ${bootargs} " \ 145 "console=${consoledev},${baudrate}\0" \ 146 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 147 "baudrate=115200\0" \ 148 "consoledev=ttyO2\0" \ 149 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ 150 "loadaddr=0x82000000\0" \ 151 "load=tftp ${loadaddr} ${u-boot}\0" \ 152 "load_k=tftp ${loadaddr} ${bootfile}\0" \ 153 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 154 "loadmlo=tftp ${loadaddr} ${mlo}\0" \ 155 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \ 156 "mmcargs=root=/dev/mmcblk0p2 rw " \ 157 "rootfstype=ext3 rootwait\0" \ 158 "mmcboot=echo Booting from mmc ...; " \ 159 "run mmcargs; " \ 160 "run addip addtty addmtd addfb addeth addmisc;" \ 161 "run loaduimage; " \ 162 "bootm ${loadaddr}\0" \ 163 "net_nfs=run load_k; " \ 164 "run nfsargs; " \ 165 "run addip addtty addmtd addfb addeth addmisc;" \ 166 "bootm ${loadaddr}\0" \ 167 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 168 "nfsroot=${serverip}:${rootpath}\0" \ 169 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \ 170 "uboot_addr=0x80000\0" \ 171 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \ 172 "nand write ${loadaddr} ${uboot_addr} 80000\0" \ 173 "updatemlo=nandecc hw;nand erase 0 20000;" \ 174 "nand write ${loadaddr} 0 20000\0" \ 175 "upd=if run load;then echo Updating u-boot;if run update;" \ 176 "then echo U-Boot updated;" \ 177 "else echo Error updating u-boot !;" \ 178 "echo Board without bootloader !!;" \ 179 "fi;" \ 180 "else echo U-Boot not downloaded..exiting;fi\0" \ 181 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 182 "bootscript=echo Running bootscript from mmc ...; " \ 183 "source ${loadaddr}\0" \ 184 "nandargs=setenv bootargs ubi.mtd=7 " \ 185 "root=ubi0:rootfs rootfstype=ubifs\0" \ 186 "nandboot=echo Booting from nand ...; " \ 187 "run nandargs; " \ 188 "ubi part nand0,4;" \ 189 "ubi readvol ${loadaddr} kernel;" \ 190 "run addtty addmtd addfb addeth addmisc;" \ 191 "bootm ${loadaddr}\0" \ 192 "preboot=ubi part nand0,7;" \ 193 "ubi readvol ${loadaddr} splash;" \ 194 "bmp display ${loadaddr};" \ 195 "gpio set 55\0" \ 196 "swupdate_args=setenv bootargs root=/dev/ram " \ 197 "quiet loglevel=1 " \ 198 "consoleblank=0 ${swupdate_misc}\0" \ 199 "swupdate=echo Running Sw-Update...;" \ 200 "if printenv mtdparts;then echo Starting SwUpdate...; " \ 201 "else mtdparts default;fi; " \ 202 "ubi part nand0,5;" \ 203 "ubi readvol 0x82000000 kernel_recovery;" \ 204 "ubi part nand0,6;" \ 205 "ubi readvol 0x84000000 fs_recovery;" \ 206 "run swupdate_args; " \ 207 "setenv bootargs ${bootargs} " \ 208 "${mtdparts} " \ 209 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \ 210 "omapdss.def_disp=lcd;" \ 211 "bootm 0x82000000 0x84000000\0" \ 212 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \ 213 "then source 82000000;else run nandboot;fi\0" 214 215 #define CONFIG_AUTO_COMPLETE 216 #define CONFIG_CMDLINE_EDITING 217 218 /* 219 * Miscellaneous configurable options 220 */ 221 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 222 #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */ 223 /* Print Buffer Size */ 224 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 225 sizeof(CONFIG_SYS_PROMPT) + 16) 226 #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 227 /* args */ 228 /* Boot Argument Buffer Size */ 229 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 230 /* memtest works on */ 231 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 232 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 233 0x01F00000) /* 31MB */ 234 235 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 236 /* address */ 237 #define CONFIG_PREBOOT 238 239 /* 240 * AM3517 has 12 GP timers, they can be driven by the system clock 241 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 242 * This rate is divided by a local divisor. 243 */ 244 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 245 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 246 247 /* 248 * Physical Memory Map 249 */ 250 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 251 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 252 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 253 254 /* 255 * FLASH and environment organization 256 */ 257 258 /* **** PISMO SUPPORT *** */ 259 #define CONFIG_NAND 260 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT 261 #define CONFIG_NAND_OMAP_GPMC 262 #define CONFIG_NAND_OMAP_GPMC_PREFETCH 263 #define CONFIG_ENV_IS_IN_NAND 264 #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */ 265 266 /* Redundant Environment */ 267 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 268 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 269 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 270 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 271 2 * CONFIG_SYS_ENV_SECT_SIZE) 272 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 273 274 /* Flash banks JFFS2 should use */ 275 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 276 CONFIG_SYS_MAX_NAND_DEVICE) 277 #define CONFIG_SYS_JFFS2_MEM_NAND 278 /* use flash_info[2] */ 279 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 280 #define CONFIG_SYS_JFFS2_NUM_BANKS 1 281 282 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 283 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 284 #define CONFIG_SYS_INIT_RAM_SIZE 0x800 285 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 286 CONFIG_SYS_INIT_RAM_SIZE - \ 287 GENERATED_GBL_DATA_SIZE) 288 289 /* Defines for SPL */ 290 #define CONFIG_SPL_FRAMEWORK 291 #define CONFIG_SPL_NAND_SIMPLE 292 293 #define CONFIG_SPL_NAND_BASE 294 #define CONFIG_SPL_NAND_DRIVERS 295 #define CONFIG_SPL_NAND_ECC 296 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds" 297 298 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 299 #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 300 #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 301 302 /* move malloc and bss high to prevent clashing with the main image */ 303 #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000 304 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 305 #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */ 306 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 307 308 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 309 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 310 311 /* NAND boot config */ 312 #define CONFIG_SYS_NAND_PAGE_COUNT 64 313 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 314 #define CONFIG_SYS_NAND_OOBSIZE 64 315 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 316 #define CONFIG_SYS_NAND_5_ADDR_CYCLE 317 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 318 #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\ 319 48, 49, 50, 51, 52, 53, 54, 55,\ 320 56, 57, 58, 59, 60, 61, 62, 63} 321 #define CONFIG_SYS_NAND_ECCSIZE 256 322 #define CONFIG_SYS_NAND_ECCBYTES 3 323 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW 324 #define CONFIG_SPL_NAND_SOFTECC 325 326 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 327 328 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 329 330 /* 331 * ethernet support 332 * 333 */ 334 #if defined(CONFIG_CMD_NET) 335 #define CONFIG_DRIVER_TI_EMAC 336 #define CONFIG_DRIVER_TI_EMAC_USE_RMII 337 #define CONFIG_MII 338 #define CONFIG_BOOTP_DNS 339 #define CONFIG_BOOTP_DNS2 340 #define CONFIG_BOOTP_SEND_HOSTNAME 341 #define CONFIG_NET_RETRY_COUNT 10 342 #endif 343 344 #define CONFIG_SPLASH_SCREEN 345 #define CONFIG_VIDEO_BMP_RLE8 346 #define CONFIG_VIDEO_OMAP3 347 348 #endif /* __CONFIG_H */ 349