xref: /openbmc/u-boot/include/configs/mcx.h (revision 55ed3b46)
1 /*
2  * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3  *
4  * Based on omap3_evm_config.h
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 /*
13  * High Level Configuration Options
14  */
15 #define CONFIG_OMAP			/* in a TI OMAP core */
16 #define CONFIG_OMAP3_MCX		/* working with mcx */
17 #define CONFIG_OMAP_GPIO
18 /* Common ARM Erratas */
19 #define CONFIG_ARM_ERRATA_454179
20 #define CONFIG_ARM_ERRATA_430973
21 #define CONFIG_ARM_ERRATA_621766
22 
23 #define MACH_TYPE_MCX			3656
24 #define CONFIG_MACH_TYPE	MACH_TYPE_MCX
25 #define CONFIG_BOARD_LATE_INIT
26 
27 #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
28 
29 #include <asm/arch/cpu.h>		/* get chip and board defs */
30 #include <asm/arch/omap.h>
31 
32 /*
33  * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
34  * and older u-boot.bin with the new U-Boot SPL.
35  */
36 #define CONFIG_SYS_TEXT_BASE		0x80008000
37 
38 /* Clock Defines */
39 #define V_OSCK			26000000	/* Clock output from T2 */
40 #define V_SCLK			(V_OSCK >> 1)
41 
42 #define CONFIG_MISC_INIT_R
43 
44 #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
45 #define CONFIG_SETUP_MEMORY_TAGS
46 #define CONFIG_INITRD_TAG
47 #define CONFIG_REVISION_TAG
48 
49 /*
50  * Size of malloc() pool
51  */
52 #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
53 #define CONFIG_SYS_MALLOC_LEN		(1024 << 10)
54 /*
55  * DDR related
56  */
57 #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
58 
59 /*
60  * Hardware drivers
61  */
62 
63 /*
64  * NS16550 Configuration
65  */
66 #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
67 
68 #define CONFIG_SYS_NS16550_SERIAL
69 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
70 #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
71 
72 /*
73  * select serial console configuration
74  */
75 #define CONFIG_CONS_INDEX		3
76 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
77 #define CONFIG_SERIAL3			3	/* UART3 */
78 
79 /* allow to overwrite serial and ethaddr */
80 #define CONFIG_ENV_OVERWRITE
81 #define CONFIG_BAUDRATE			115200
82 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
83 					115200}
84 #define CONFIG_OMAP_HSMMC
85 #define CONFIG_GENERIC_MMC
86 #define CONFIG_DOS_PARTITION
87 
88 /* EHCI */
89 #define CONFIG_OMAP3_GPIO_2
90 #define CONFIG_OMAP3_GPIO_5
91 #define CONFIG_USB_EHCI
92 #define CONFIG_USB_EHCI_OMAP
93 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO	57
94 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
95 #define	CONFIG_USB_HOST_ETHER
96 #define	CONFIG_USB_ETHER_ASIX
97 #define CONFIG_USB_ETHER_MCS7830
98 
99 /* commands to include */
100 #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
101 
102 #define CONFIG_CMD_DATE
103 #define CONFIG_CMD_NAND		/* NAND support			*/
104 #define CONFIG_CMD_UBIFS
105 #define CONFIG_RBTREE
106 #define CONFIG_LZO
107 #define CONFIG_MTD_PARTITIONS
108 #define CONFIG_MTD_DEVICE
109 #define CONFIG_CMD_MTDPARTS
110 
111 #define CONFIG_SYS_NO_FLASH
112 #define CONFIG_SYS_I2C
113 #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
114 #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
115 #define CONFIG_SYS_I2C_OMAP34XX
116 
117 /* RTC */
118 #define CONFIG_RTC_DS1337
119 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
120 
121 /*
122  * Board NAND Info.
123  */
124 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
125 							/* to access nand */
126 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
127 							/* to access */
128 							/* nand at CS0 */
129 
130 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
131 							/* NAND devices */
132 #define CONFIG_JFFS2_NAND
133 /* nand device jffs2 lives on */
134 #define CONFIG_JFFS2_DEV		"nand0"
135 /* start of jffs2 partition */
136 #define CONFIG_JFFS2_PART_OFFSET	0x680000
137 #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
138 
139 /* Environment information */
140 
141 #define CONFIG_BOOTFILE		"uImage"
142 
143 /* Setup MTD for NAND on the SOM */
144 #define MTDIDS_DEFAULT		"nand0=omap2-nand.0"
145 #define MTDPARTS_DEFAULT	"mtdparts=omap2-nand.0:512k(MLO),"	\
146 				"1m(u-boot),256k(env1),"		\
147 				"256k(env2),6m(kernel),6m(k_recovery),"	\
148 				"8m(fs_recovery),-(common_data)"
149 
150 #define CONFIG_HOSTNAME mcx
151 #define CONFIG_EXTRA_ENV_SETTINGS \
152 	"adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0"	\
153 	"adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0"	\
154 	"addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0"	\
155 	"addfb=setenv bootargs ${bootargs} vram=6M "			\
156 		"omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0"	\
157 	"addip_sta=setenv bootargs ${bootargs} "			\
158 		"ip=${ipaddr}:${serverip}:${gatewayip}:"		\
159 		"${netmask}:${hostname}:eth0:off\0"			\
160 	"addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0"		\
161 	"addip=if test -n ${ipdyn};then run addip_dyn;"			\
162 		"else run addip_sta;fi\0"				\
163 	"addmisc=setenv bootargs ${bootargs} ${misc}\0"			\
164 	"addtty=setenv bootargs ${bootargs} "				\
165 		"console=${consoledev},${baudrate}\0"			\
166 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
167 	"baudrate=115200\0"						\
168 	"consoledev=ttyO2\0"						\
169 	"hostname=" __stringify(CONFIG_HOSTNAME) "\0"			\
170 	"loadaddr=0x82000000\0"						\
171 	"load=tftp ${loadaddr} ${u-boot}\0"				\
172 	"load_k=tftp ${loadaddr} ${bootfile}\0"				\
173 	"loaduimage=fatload mmc 0 ${loadaddr} uImage\0"			\
174 	"loadmlo=tftp ${loadaddr} ${mlo}\0"				\
175 	"mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0"			\
176 	"mmcargs=root=/dev/mmcblk0p2 rw "				\
177 		"rootfstype=ext3 rootwait\0"				\
178 	"mmcboot=echo Booting from mmc ...; "				\
179 		"run mmcargs; "						\
180 		"run addip addtty addmtd addfb addeth addmisc;"		\
181 		"run loaduimage; "					\
182 		"bootm ${loadaddr}\0"					\
183 	"net_nfs=run load_k; "						\
184 		"run nfsargs; "						\
185 		"run addip addtty addmtd addfb addeth addmisc;"		\
186 		"bootm ${loadaddr}\0"					\
187 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
188 		"nfsroot=${serverip}:${rootpath}\0"			\
189 	"u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0"		\
190 	"uboot_addr=0x80000\0"						\
191 	"update=nandecc sw;nand erase ${uboot_addr} 100000;"		\
192 		"nand write ${loadaddr} ${uboot_addr} 80000\0"		\
193 	"updatemlo=nandecc hw;nand erase 0 20000;"			\
194 		"nand write ${loadaddr} 0 20000\0"			\
195 	"upd=if run load;then echo Updating u-boot;if run update;"	\
196 		"then echo U-Boot updated;"				\
197 			"else echo Error updating u-boot !;"		\
198 			"echo Board without bootloader !!;"		\
199 		"fi;"							\
200 		"else echo U-Boot not downloaded..exiting;fi\0"		\
201 	"loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0"		\
202 	"bootscript=echo Running bootscript from mmc ...; "		\
203 		"source ${loadaddr}\0"					\
204 	"nandargs=setenv bootargs ubi.mtd=7 "				\
205 		"root=ubi0:rootfs rootfstype=ubifs\0"			\
206 	"nandboot=echo Booting from nand ...; "				\
207 		"run nandargs; "					\
208 		"ubi part nand0,4;"					\
209 		"ubi readvol ${loadaddr} kernel;"			\
210 		"run addtty addmtd addfb addeth addmisc;"		\
211 		"bootm ${loadaddr}\0"					\
212 	"preboot=ubi part nand0,7;"					\
213 		"ubi readvol ${loadaddr} splash;"			\
214 		"bmp display ${loadaddr};"				\
215 		"gpio set 55\0"						\
216 	"swupdate_args=setenv bootargs root=/dev/ram "			\
217 		"quiet loglevel=1 "					\
218 		"consoleblank=0 ${swupdate_misc}\0"			\
219 	"swupdate=echo Running Sw-Update...;"				\
220 		"if printenv mtdparts;then echo Starting SwUpdate...; "	\
221 		"else mtdparts default;fi; "				\
222 		"ubi part nand0,5;"					\
223 		"ubi readvol 0x82000000 kernel_recovery;"		\
224 		"ubi part nand0,6;"					\
225 		"ubi readvol 0x84000000 fs_recovery;"			\
226 		"run swupdate_args; "					\
227 		"setenv bootargs ${bootargs} "				\
228 			"${mtdparts} "					\
229 			"vram=6M omapfb.vram=1:2M,2:2M,3:2M "		\
230 			"omapdss.def_disp=lcd;"				\
231 		"bootm 0x82000000 0x84000000\0"				\
232 	"bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;"	\
233 		"then source 82000000;else run nandboot;fi\0"
234 
235 #define CONFIG_AUTO_COMPLETE
236 #define CONFIG_CMDLINE_EDITING
237 
238 /*
239  * Miscellaneous configurable options
240  */
241 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
242 #define CONFIG_SYS_CBSIZE		1024/* Console I/O Buffer Size */
243 /* Print Buffer Size */
244 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
245 					sizeof(CONFIG_SYS_PROMPT) + 16)
246 #define CONFIG_SYS_MAXARGS		16	/* max number of command */
247 						/* args */
248 /* Boot Argument Buffer Size */
249 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
250 /* memtest works on */
251 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
252 #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
253 					0x01F00000) /* 31MB */
254 
255 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
256 								/* address */
257 #define CONFIG_PREBOOT
258 
259 /*
260  * AM3517 has 12 GP timers, they can be driven by the system clock
261  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
262  * This rate is divided by a local divisor.
263  */
264 #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
265 #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
266 
267 /*
268  * Physical Memory Map
269  */
270 #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
271 #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
272 #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
273 
274 /*
275  * FLASH and environment organization
276  */
277 
278 /* **** PISMO SUPPORT *** */
279 #define CONFIG_NAND
280 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
281 #define CONFIG_NAND_OMAP_GPMC
282 #define CONFIG_NAND_OMAP_GPMC_PREFETCH
283 #define CONFIG_ENV_IS_IN_NAND
284 #define SMNAND_ENV_OFFSET		0x180000 /* environment starts here */
285 
286 /* Redundant Environment */
287 #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
288 #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
289 #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
290 #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + \
291 						2 * CONFIG_SYS_ENV_SECT_SIZE)
292 #define CONFIG_ENV_SIZE_REDUND		CONFIG_ENV_SIZE
293 
294 /* Flash banks JFFS2 should use */
295 #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
296 					CONFIG_SYS_MAX_NAND_DEVICE)
297 #define CONFIG_SYS_JFFS2_MEM_NAND
298 /* use flash_info[2] */
299 #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
300 #define CONFIG_SYS_JFFS2_NUM_BANKS	1
301 
302 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
303 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
304 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
305 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
306 					 CONFIG_SYS_INIT_RAM_SIZE - \
307 					 GENERATED_GBL_DATA_SIZE)
308 
309 /* Defines for SPL */
310 #define CONFIG_SPL_FRAMEWORK
311 #define CONFIG_SPL_BOARD_INIT
312 #define CONFIG_SPL_NAND_SIMPLE
313 
314 #define CONFIG_SPL_NAND_BASE
315 #define CONFIG_SPL_NAND_DRIVERS
316 #define CONFIG_SPL_NAND_ECC
317 #define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
318 
319 #define CONFIG_SPL_TEXT_BASE		0x40200000 /*CONFIG_SYS_SRAM_START*/
320 #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
321 #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
322 
323 /* move malloc and bss high to prevent clashing with the main image */
324 #define CONFIG_SYS_SPL_MALLOC_START	0x8f000000
325 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x80000
326 #define CONFIG_SPL_BSS_START_ADDR	0x8f080000 /* end of RAM */
327 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
328 
329 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
330 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
331 
332 /* NAND boot config */
333 #define CONFIG_SYS_NAND_PAGE_COUNT	64
334 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
335 #define CONFIG_SYS_NAND_OOBSIZE		64
336 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
337 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
338 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
339 #define CONFIG_SYS_NAND_ECCPOS		{40, 41, 42, 43, 44, 45, 46, 47,\
340 					 48, 49, 50, 51, 52, 53, 54, 55,\
341 					 56, 57, 58, 59, 60, 61, 62, 63}
342 #define CONFIG_SYS_NAND_ECCSIZE		256
343 #define CONFIG_SYS_NAND_ECCBYTES	3
344 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_SW
345 #define CONFIG_SPL_NAND_SOFTECC
346 
347 #define CONFIG_SYS_NAND_U_BOOT_START   CONFIG_SYS_TEXT_BASE
348 
349 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
350 
351 /*
352  * ethernet support
353  *
354  */
355 #if defined(CONFIG_CMD_NET)
356 #define CONFIG_DRIVER_TI_EMAC
357 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
358 #define CONFIG_MII
359 #define CONFIG_BOOTP_DNS
360 #define CONFIG_BOOTP_DNS2
361 #define CONFIG_BOOTP_SEND_HOSTNAME
362 #define CONFIG_NET_RETRY_COUNT 10
363 #endif
364 
365 #define CONFIG_SPLASH_SCREEN
366 #define CONFIG_VIDEO_BMP_RLE8
367 #define CONFIG_CMD_BMP
368 #define CONFIG_VIDEO_OMAP3
369 
370 #endif /* __CONFIG_H */
371