1 /* 2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems 3 * 4 * Based on omap3_evm_config.h 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 /* 13 * High Level Configuration Options 14 */ 15 #define CONFIG_OMAP /* in a TI OMAP core */ 16 #define CONFIG_OMAP3_MCX /* working with mcx */ 17 #define CONFIG_OMAP_GPIO 18 /* Common ARM Erratas */ 19 #define CONFIG_ARM_ERRATA_454179 20 #define CONFIG_ARM_ERRATA_430973 21 #define CONFIG_ARM_ERRATA_621766 22 23 #define MACH_TYPE_MCX 3656 24 #define CONFIG_MACH_TYPE MACH_TYPE_MCX 25 26 #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 27 28 #include <asm/arch/cpu.h> /* get chip and board defs */ 29 #include <asm/arch/omap.h> 30 31 /* 32 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader 33 * and older u-boot.bin with the new U-Boot SPL. 34 */ 35 #define CONFIG_SYS_TEXT_BASE 0x80008000 36 37 /* Clock Defines */ 38 #define V_OSCK 26000000 /* Clock output from T2 */ 39 #define V_SCLK (V_OSCK >> 1) 40 41 #define CONFIG_MISC_INIT_R 42 43 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 44 #define CONFIG_SETUP_MEMORY_TAGS 45 #define CONFIG_INITRD_TAG 46 #define CONFIG_REVISION_TAG 47 48 /* 49 * Size of malloc() pool 50 */ 51 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 52 #define CONFIG_SYS_MALLOC_LEN (1024 << 10) 53 /* 54 * DDR related 55 */ 56 #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 57 58 /* 59 * Hardware drivers 60 */ 61 62 /* 63 * NS16550 Configuration 64 */ 65 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 66 67 #define CONFIG_SYS_NS16550_SERIAL 68 #define CONFIG_SYS_NS16550_REG_SIZE (-4) 69 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 70 71 /* 72 * select serial console configuration 73 */ 74 #define CONFIG_CONS_INDEX 3 75 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 76 #define CONFIG_SERIAL3 3 /* UART3 */ 77 78 /* allow to overwrite serial and ethaddr */ 79 #define CONFIG_ENV_OVERWRITE 80 #define CONFIG_BAUDRATE 115200 81 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 82 115200} 83 #define CONFIG_GENERIC_MMC 84 #define CONFIG_DOS_PARTITION 85 86 /* EHCI */ 87 #define CONFIG_OMAP3_GPIO_2 88 #define CONFIG_OMAP3_GPIO_5 89 #define CONFIG_USB_EHCI 90 #define CONFIG_USB_EHCI_OMAP 91 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57 92 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 93 #define CONFIG_USB_HOST_ETHER 94 #define CONFIG_USB_ETHER_ASIX 95 #define CONFIG_USB_ETHER_MCS7830 96 97 /* commands to include */ 98 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 99 100 #define CONFIG_CMD_DATE 101 #define CONFIG_CMD_NAND /* NAND support */ 102 #define CONFIG_CMD_UBIFS 103 #define CONFIG_RBTREE 104 #define CONFIG_LZO 105 #define CONFIG_MTD_PARTITIONS 106 #define CONFIG_MTD_DEVICE 107 #define CONFIG_CMD_MTDPARTS 108 109 #define CONFIG_SYS_NO_FLASH 110 #define CONFIG_SYS_I2C 111 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 112 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 113 #define CONFIG_SYS_I2C_OMAP34XX 114 115 /* RTC */ 116 #define CONFIG_RTC_DS1337 117 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 118 119 /* 120 * Board NAND Info. 121 */ 122 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 123 /* to access nand */ 124 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 125 /* to access */ 126 /* nand at CS0 */ 127 128 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 129 /* NAND devices */ 130 #define CONFIG_JFFS2_NAND 131 /* nand device jffs2 lives on */ 132 #define CONFIG_JFFS2_DEV "nand0" 133 /* start of jffs2 partition */ 134 #define CONFIG_JFFS2_PART_OFFSET 0x680000 135 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 136 137 /* Environment information */ 138 139 #define CONFIG_BOOTFILE "uImage" 140 141 /* Setup MTD for NAND on the SOM */ 142 #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 143 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \ 144 "1m(u-boot),256k(env1)," \ 145 "256k(env2),6m(kernel),6m(k_recovery)," \ 146 "8m(fs_recovery),-(common_data)" 147 148 #define CONFIG_HOSTNAME mcx 149 #define CONFIG_EXTRA_ENV_SETTINGS \ 150 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \ 151 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \ 152 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \ 153 "addfb=setenv bootargs ${bootargs} vram=6M " \ 154 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \ 155 "addip_sta=setenv bootargs ${bootargs} " \ 156 "ip=${ipaddr}:${serverip}:${gatewayip}:" \ 157 "${netmask}:${hostname}:eth0:off\0" \ 158 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ 159 "addip=if test -n ${ipdyn};then run addip_dyn;" \ 160 "else run addip_sta;fi\0" \ 161 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ 162 "addtty=setenv bootargs ${bootargs} " \ 163 "console=${consoledev},${baudrate}\0" \ 164 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 165 "baudrate=115200\0" \ 166 "consoledev=ttyO2\0" \ 167 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ 168 "loadaddr=0x82000000\0" \ 169 "load=tftp ${loadaddr} ${u-boot}\0" \ 170 "load_k=tftp ${loadaddr} ${bootfile}\0" \ 171 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 172 "loadmlo=tftp ${loadaddr} ${mlo}\0" \ 173 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \ 174 "mmcargs=root=/dev/mmcblk0p2 rw " \ 175 "rootfstype=ext3 rootwait\0" \ 176 "mmcboot=echo Booting from mmc ...; " \ 177 "run mmcargs; " \ 178 "run addip addtty addmtd addfb addeth addmisc;" \ 179 "run loaduimage; " \ 180 "bootm ${loadaddr}\0" \ 181 "net_nfs=run load_k; " \ 182 "run nfsargs; " \ 183 "run addip addtty addmtd addfb addeth addmisc;" \ 184 "bootm ${loadaddr}\0" \ 185 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 186 "nfsroot=${serverip}:${rootpath}\0" \ 187 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \ 188 "uboot_addr=0x80000\0" \ 189 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \ 190 "nand write ${loadaddr} ${uboot_addr} 80000\0" \ 191 "updatemlo=nandecc hw;nand erase 0 20000;" \ 192 "nand write ${loadaddr} 0 20000\0" \ 193 "upd=if run load;then echo Updating u-boot;if run update;" \ 194 "then echo U-Boot updated;" \ 195 "else echo Error updating u-boot !;" \ 196 "echo Board without bootloader !!;" \ 197 "fi;" \ 198 "else echo U-Boot not downloaded..exiting;fi\0" \ 199 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 200 "bootscript=echo Running bootscript from mmc ...; " \ 201 "source ${loadaddr}\0" \ 202 "nandargs=setenv bootargs ubi.mtd=7 " \ 203 "root=ubi0:rootfs rootfstype=ubifs\0" \ 204 "nandboot=echo Booting from nand ...; " \ 205 "run nandargs; " \ 206 "ubi part nand0,4;" \ 207 "ubi readvol ${loadaddr} kernel;" \ 208 "run addtty addmtd addfb addeth addmisc;" \ 209 "bootm ${loadaddr}\0" \ 210 "preboot=ubi part nand0,7;" \ 211 "ubi readvol ${loadaddr} splash;" \ 212 "bmp display ${loadaddr};" \ 213 "gpio set 55\0" \ 214 "swupdate_args=setenv bootargs root=/dev/ram " \ 215 "quiet loglevel=1 " \ 216 "consoleblank=0 ${swupdate_misc}\0" \ 217 "swupdate=echo Running Sw-Update...;" \ 218 "if printenv mtdparts;then echo Starting SwUpdate...; " \ 219 "else mtdparts default;fi; " \ 220 "ubi part nand0,5;" \ 221 "ubi readvol 0x82000000 kernel_recovery;" \ 222 "ubi part nand0,6;" \ 223 "ubi readvol 0x84000000 fs_recovery;" \ 224 "run swupdate_args; " \ 225 "setenv bootargs ${bootargs} " \ 226 "${mtdparts} " \ 227 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \ 228 "omapdss.def_disp=lcd;" \ 229 "bootm 0x82000000 0x84000000\0" \ 230 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \ 231 "then source 82000000;else run nandboot;fi\0" 232 233 #define CONFIG_AUTO_COMPLETE 234 #define CONFIG_CMDLINE_EDITING 235 236 /* 237 * Miscellaneous configurable options 238 */ 239 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 240 #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */ 241 /* Print Buffer Size */ 242 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 243 sizeof(CONFIG_SYS_PROMPT) + 16) 244 #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 245 /* args */ 246 /* Boot Argument Buffer Size */ 247 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 248 /* memtest works on */ 249 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 250 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 251 0x01F00000) /* 31MB */ 252 253 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 254 /* address */ 255 #define CONFIG_PREBOOT 256 257 /* 258 * AM3517 has 12 GP timers, they can be driven by the system clock 259 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 260 * This rate is divided by a local divisor. 261 */ 262 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 263 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 264 265 /* 266 * Physical Memory Map 267 */ 268 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 269 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 270 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 271 272 /* 273 * FLASH and environment organization 274 */ 275 276 /* **** PISMO SUPPORT *** */ 277 #define CONFIG_NAND 278 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT 279 #define CONFIG_NAND_OMAP_GPMC 280 #define CONFIG_NAND_OMAP_GPMC_PREFETCH 281 #define CONFIG_ENV_IS_IN_NAND 282 #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */ 283 284 /* Redundant Environment */ 285 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 286 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 287 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 288 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 289 2 * CONFIG_SYS_ENV_SECT_SIZE) 290 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 291 292 /* Flash banks JFFS2 should use */ 293 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 294 CONFIG_SYS_MAX_NAND_DEVICE) 295 #define CONFIG_SYS_JFFS2_MEM_NAND 296 /* use flash_info[2] */ 297 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 298 #define CONFIG_SYS_JFFS2_NUM_BANKS 1 299 300 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 301 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 302 #define CONFIG_SYS_INIT_RAM_SIZE 0x800 303 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 304 CONFIG_SYS_INIT_RAM_SIZE - \ 305 GENERATED_GBL_DATA_SIZE) 306 307 /* Defines for SPL */ 308 #define CONFIG_SPL_FRAMEWORK 309 #define CONFIG_SPL_BOARD_INIT 310 #define CONFIG_SPL_NAND_SIMPLE 311 312 #define CONFIG_SPL_NAND_BASE 313 #define CONFIG_SPL_NAND_DRIVERS 314 #define CONFIG_SPL_NAND_ECC 315 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds" 316 317 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 318 #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 319 #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 320 321 /* move malloc and bss high to prevent clashing with the main image */ 322 #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000 323 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 324 #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */ 325 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 326 327 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 328 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 329 330 /* NAND boot config */ 331 #define CONFIG_SYS_NAND_PAGE_COUNT 64 332 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 333 #define CONFIG_SYS_NAND_OOBSIZE 64 334 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 335 #define CONFIG_SYS_NAND_5_ADDR_CYCLE 336 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 337 #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\ 338 48, 49, 50, 51, 52, 53, 54, 55,\ 339 56, 57, 58, 59, 60, 61, 62, 63} 340 #define CONFIG_SYS_NAND_ECCSIZE 256 341 #define CONFIG_SYS_NAND_ECCBYTES 3 342 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW 343 #define CONFIG_SPL_NAND_SOFTECC 344 345 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 346 347 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 348 349 /* 350 * ethernet support 351 * 352 */ 353 #if defined(CONFIG_CMD_NET) 354 #define CONFIG_DRIVER_TI_EMAC 355 #define CONFIG_DRIVER_TI_EMAC_USE_RMII 356 #define CONFIG_MII 357 #define CONFIG_BOOTP_DNS 358 #define CONFIG_BOOTP_DNS2 359 #define CONFIG_BOOTP_SEND_HOSTNAME 360 #define CONFIG_NET_RETRY_COUNT 10 361 #endif 362 363 #define CONFIG_SPLASH_SCREEN 364 #define CONFIG_VIDEO_BMP_RLE8 365 #define CONFIG_CMD_BMP 366 #define CONFIG_VIDEO_OMAP3 367 368 #endif /* __CONFIG_H */ 369