xref: /openbmc/u-boot/include/configs/mcx.h (revision 089df18b)
1 /*
2  * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3  *
4  * Based on omap3_evm_config.h
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 /*
13  * High Level Configuration Options
14  */
15 
16 #define CONFIG_MACH_TYPE	MACH_TYPE_MCX
17 
18 #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
19 
20 #include <asm/arch/cpu.h>		/* get chip and board defs */
21 #include <asm/arch/omap.h>
22 
23 /*
24  * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
25  * and older u-boot.bin with the new U-Boot SPL.
26  */
27 #define CONFIG_SYS_TEXT_BASE		0x80008000
28 
29 /* Clock Defines */
30 #define V_OSCK			26000000	/* Clock output from T2 */
31 #define V_SCLK			(V_OSCK >> 1)
32 
33 #define CONFIG_MISC_INIT_R
34 
35 #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
36 #define CONFIG_SETUP_MEMORY_TAGS
37 #define CONFIG_INITRD_TAG
38 #define CONFIG_REVISION_TAG
39 
40 /*
41  * Size of malloc() pool
42  */
43 #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
44 #define CONFIG_SYS_MALLOC_LEN		(1024 << 10)
45 /*
46  * DDR related
47  */
48 #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
49 
50 /*
51  * Hardware drivers
52  */
53 
54 /*
55  * NS16550 Configuration
56  */
57 #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
58 
59 #define CONFIG_SYS_NS16550_SERIAL
60 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
61 #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
62 
63 /*
64  * select serial console configuration
65  */
66 #define CONFIG_CONS_INDEX		3
67 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
68 #define CONFIG_SERIAL3			3	/* UART3 */
69 
70 /* allow to overwrite serial and ethaddr */
71 #define CONFIG_ENV_OVERWRITE
72 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
73 					115200}
74 
75 /* EHCI */
76 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO	57
77 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
78 #define	CONFIG_USB_HOST_ETHER
79 #define	CONFIG_USB_ETHER_ASIX
80 #define CONFIG_USB_ETHER_MCS7830
81 
82 /* commands to include */
83 #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
84 
85 #define CONFIG_CMD_NAND		/* NAND support			*/
86 #define CONFIG_CMD_UBIFS
87 #define CONFIG_RBTREE
88 #define CONFIG_LZO
89 #define CONFIG_MTD_PARTITIONS
90 #define CONFIG_MTD_DEVICE
91 #define CONFIG_CMD_MTDPARTS
92 
93 #define CONFIG_SYS_I2C
94 #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
95 #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
96 #define CONFIG_SYS_I2C_OMAP34XX
97 
98 /* RTC */
99 #define CONFIG_RTC_DS1337
100 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
101 
102 /*
103  * Board NAND Info.
104  */
105 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
106 							/* to access nand */
107 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
108 							/* to access */
109 							/* nand at CS0 */
110 
111 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
112 							/* NAND devices */
113 #define CONFIG_JFFS2_NAND
114 /* nand device jffs2 lives on */
115 #define CONFIG_JFFS2_DEV		"nand0"
116 /* start of jffs2 partition */
117 #define CONFIG_JFFS2_PART_OFFSET	0x680000
118 #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
119 
120 /* Environment information */
121 
122 #define CONFIG_BOOTFILE		"uImage"
123 
124 /* Setup MTD for NAND on the SOM */
125 #define MTDIDS_DEFAULT		"nand0=omap2-nand.0"
126 #define MTDPARTS_DEFAULT	"mtdparts=omap2-nand.0:512k(MLO),"	\
127 				"1m(u-boot),256k(env1),"		\
128 				"256k(env2),6m(kernel),6m(k_recovery),"	\
129 				"8m(fs_recovery),-(common_data)"
130 
131 #define CONFIG_HOSTNAME mcx
132 #define CONFIG_EXTRA_ENV_SETTINGS \
133 	"adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0"	\
134 	"adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0"	\
135 	"addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0"	\
136 	"addfb=setenv bootargs ${bootargs} vram=6M "			\
137 		"omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0"	\
138 	"addip_sta=setenv bootargs ${bootargs} "			\
139 		"ip=${ipaddr}:${serverip}:${gatewayip}:"		\
140 		"${netmask}:${hostname}:eth0:off\0"			\
141 	"addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0"		\
142 	"addip=if test -n ${ipdyn};then run addip_dyn;"			\
143 		"else run addip_sta;fi\0"				\
144 	"addmisc=setenv bootargs ${bootargs} ${misc}\0"			\
145 	"addtty=setenv bootargs ${bootargs} "				\
146 		"console=${consoledev},${baudrate}\0"			\
147 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
148 	"baudrate=115200\0"						\
149 	"consoledev=ttyO2\0"						\
150 	"hostname=" __stringify(CONFIG_HOSTNAME) "\0"			\
151 	"loadaddr=0x82000000\0"						\
152 	"load=tftp ${loadaddr} ${u-boot}\0"				\
153 	"load_k=tftp ${loadaddr} ${bootfile}\0"				\
154 	"loaduimage=fatload mmc 0 ${loadaddr} uImage\0"			\
155 	"loadmlo=tftp ${loadaddr} ${mlo}\0"				\
156 	"mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0"			\
157 	"mmcargs=root=/dev/mmcblk0p2 rw "				\
158 		"rootfstype=ext3 rootwait\0"				\
159 	"mmcboot=echo Booting from mmc ...; "				\
160 		"run mmcargs; "						\
161 		"run addip addtty addmtd addfb addeth addmisc;"		\
162 		"run loaduimage; "					\
163 		"bootm ${loadaddr}\0"					\
164 	"net_nfs=run load_k; "						\
165 		"run nfsargs; "						\
166 		"run addip addtty addmtd addfb addeth addmisc;"		\
167 		"bootm ${loadaddr}\0"					\
168 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
169 		"nfsroot=${serverip}:${rootpath}\0"			\
170 	"u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0"		\
171 	"uboot_addr=0x80000\0"						\
172 	"update=nandecc sw;nand erase ${uboot_addr} 100000;"		\
173 		"nand write ${loadaddr} ${uboot_addr} 80000\0"		\
174 	"updatemlo=nandecc hw;nand erase 0 20000;"			\
175 		"nand write ${loadaddr} 0 20000\0"			\
176 	"upd=if run load;then echo Updating u-boot;if run update;"	\
177 		"then echo U-Boot updated;"				\
178 			"else echo Error updating u-boot !;"		\
179 			"echo Board without bootloader !!;"		\
180 		"fi;"							\
181 		"else echo U-Boot not downloaded..exiting;fi\0"		\
182 	"loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0"		\
183 	"bootscript=echo Running bootscript from mmc ...; "		\
184 		"source ${loadaddr}\0"					\
185 	"nandargs=setenv bootargs ubi.mtd=7 "				\
186 		"root=ubi0:rootfs rootfstype=ubifs\0"			\
187 	"nandboot=echo Booting from nand ...; "				\
188 		"run nandargs; "					\
189 		"ubi part nand0,4;"					\
190 		"ubi readvol ${loadaddr} kernel;"			\
191 		"run addtty addmtd addfb addeth addmisc;"		\
192 		"bootm ${loadaddr}\0"					\
193 	"preboot=ubi part nand0,7;"					\
194 		"ubi readvol ${loadaddr} splash;"			\
195 		"bmp display ${loadaddr};"				\
196 		"gpio set 55\0"						\
197 	"swupdate_args=setenv bootargs root=/dev/ram "			\
198 		"quiet loglevel=1 "					\
199 		"consoleblank=0 ${swupdate_misc}\0"			\
200 	"swupdate=echo Running Sw-Update...;"				\
201 		"if printenv mtdparts;then echo Starting SwUpdate...; "	\
202 		"else mtdparts default;fi; "				\
203 		"ubi part nand0,5;"					\
204 		"ubi readvol 0x82000000 kernel_recovery;"		\
205 		"ubi part nand0,6;"					\
206 		"ubi readvol 0x84000000 fs_recovery;"			\
207 		"run swupdate_args; "					\
208 		"setenv bootargs ${bootargs} "				\
209 			"${mtdparts} "					\
210 			"vram=6M omapfb.vram=1:2M,2:2M,3:2M "		\
211 			"omapdss.def_disp=lcd;"				\
212 		"bootm 0x82000000 0x84000000\0"				\
213 	"bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;"	\
214 		"then source 82000000;else run nandboot;fi\0"
215 
216 #define CONFIG_AUTO_COMPLETE
217 #define CONFIG_CMDLINE_EDITING
218 
219 /*
220  * Miscellaneous configurable options
221  */
222 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
223 #define CONFIG_SYS_CBSIZE		1024/* Console I/O Buffer Size */
224 /* Print Buffer Size */
225 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
226 					sizeof(CONFIG_SYS_PROMPT) + 16)
227 #define CONFIG_SYS_MAXARGS		16	/* max number of command */
228 						/* args */
229 /* Boot Argument Buffer Size */
230 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
231 /* memtest works on */
232 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
233 #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
234 					0x01F00000) /* 31MB */
235 
236 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
237 								/* address */
238 #define CONFIG_PREBOOT
239 
240 /*
241  * AM3517 has 12 GP timers, they can be driven by the system clock
242  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
243  * This rate is divided by a local divisor.
244  */
245 #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
246 #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
247 
248 /*
249  * Physical Memory Map
250  */
251 #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
252 #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
253 #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
254 
255 /*
256  * FLASH and environment organization
257  */
258 
259 /* **** PISMO SUPPORT *** */
260 #define CONFIG_NAND
261 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
262 #define CONFIG_NAND_OMAP_GPMC
263 #define CONFIG_NAND_OMAP_GPMC_PREFETCH
264 #define CONFIG_ENV_IS_IN_NAND
265 #define SMNAND_ENV_OFFSET		0x180000 /* environment starts here */
266 
267 /* Redundant Environment */
268 #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
269 #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
270 #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
271 #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + \
272 						2 * CONFIG_SYS_ENV_SECT_SIZE)
273 #define CONFIG_ENV_SIZE_REDUND		CONFIG_ENV_SIZE
274 
275 /* Flash banks JFFS2 should use */
276 #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
277 					CONFIG_SYS_MAX_NAND_DEVICE)
278 #define CONFIG_SYS_JFFS2_MEM_NAND
279 /* use flash_info[2] */
280 #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
281 #define CONFIG_SYS_JFFS2_NUM_BANKS	1
282 
283 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
284 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
285 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
286 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
287 					 CONFIG_SYS_INIT_RAM_SIZE - \
288 					 GENERATED_GBL_DATA_SIZE)
289 
290 /* Defines for SPL */
291 #define CONFIG_SPL_FRAMEWORK
292 #define CONFIG_SPL_NAND_SIMPLE
293 
294 #define CONFIG_SPL_NAND_BASE
295 #define CONFIG_SPL_NAND_DRIVERS
296 #define CONFIG_SPL_NAND_ECC
297 #define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
298 
299 #define CONFIG_SPL_TEXT_BASE		0x40200000 /*CONFIG_SYS_SRAM_START*/
300 #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
301 #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
302 
303 /* move malloc and bss high to prevent clashing with the main image */
304 #define CONFIG_SYS_SPL_MALLOC_START	0x8f000000
305 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x80000
306 #define CONFIG_SPL_BSS_START_ADDR	0x8f080000 /* end of RAM */
307 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
308 
309 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
310 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
311 
312 /* NAND boot config */
313 #define CONFIG_SYS_NAND_PAGE_COUNT	64
314 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
315 #define CONFIG_SYS_NAND_OOBSIZE		64
316 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
317 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
318 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
319 #define CONFIG_SYS_NAND_ECCPOS		{40, 41, 42, 43, 44, 45, 46, 47,\
320 					 48, 49, 50, 51, 52, 53, 54, 55,\
321 					 56, 57, 58, 59, 60, 61, 62, 63}
322 #define CONFIG_SYS_NAND_ECCSIZE		256
323 #define CONFIG_SYS_NAND_ECCBYTES	3
324 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_SW
325 #define CONFIG_SPL_NAND_SOFTECC
326 
327 #define CONFIG_SYS_NAND_U_BOOT_START   CONFIG_SYS_TEXT_BASE
328 
329 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
330 
331 /*
332  * ethernet support
333  *
334  */
335 #if defined(CONFIG_CMD_NET)
336 #define CONFIG_DRIVER_TI_EMAC
337 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
338 #define CONFIG_MII
339 #define CONFIG_BOOTP_DNS
340 #define CONFIG_BOOTP_DNS2
341 #define CONFIG_BOOTP_SEND_HOSTNAME
342 #define CONFIG_NET_RETRY_COUNT 10
343 #endif
344 
345 #define CONFIG_SPLASH_SCREEN
346 #define CONFIG_VIDEO_BMP_RLE8
347 #define CONFIG_VIDEO_OMAP3
348 
349 #endif /* __CONFIG_H */
350