1 /* 2 * Copyright 2017 NXP 3 * Copyright 2015 Freescale Semiconductor 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 #ifndef __LS2_QDS_H 9 #define __LS2_QDS_H 10 11 #include "ls2080a_common.h" 12 13 #ifndef __ASSEMBLY__ 14 unsigned long get_board_sys_clk(void); 15 unsigned long get_board_ddr_clk(void); 16 #endif 17 18 #ifdef CONFIG_FSL_QSPI 19 #define CONFIG_QIXIS_I2C_ACCESS 20 #define CONFIG_SYS_I2C_EARLY_INIT 21 #define CONFIG_SYS_I2C_IFDR_DIV 0x7e 22 #endif 23 24 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 25 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 26 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 27 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4) 28 29 #define CONFIG_DDR_SPD 30 #define CONFIG_DDR_ECC 31 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 32 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 33 #define SPD_EEPROM_ADDRESS1 0x51 34 #define SPD_EEPROM_ADDRESS2 0x52 35 #define SPD_EEPROM_ADDRESS3 0x53 36 #define SPD_EEPROM_ADDRESS4 0x54 37 #define SPD_EEPROM_ADDRESS5 0x55 38 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */ 39 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 40 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */ 41 #define CONFIG_DIMM_SLOTS_PER_CTLR 2 42 #define CONFIG_CHIP_SELECTS_PER_CTRL 4 43 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR 44 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1 45 #endif 46 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */ 47 48 /* SATA */ 49 #define CONFIG_LIBATA 50 #define CONFIG_SCSI_AHCI 51 #define CONFIG_SCSI_AHCI_PLAT 52 53 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1 54 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2 55 56 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 57 #define CONFIG_SYS_SCSI_MAX_LUN 1 58 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 59 CONFIG_SYS_SCSI_MAX_LUN) 60 61 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */ 62 63 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 64 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 65 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024) 66 67 #define CONFIG_SYS_NOR0_CSPR \ 68 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 69 CSPR_PORT_SIZE_16 | \ 70 CSPR_MSEL_NOR | \ 71 CSPR_V) 72 #define CONFIG_SYS_NOR0_CSPR_EARLY \ 73 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \ 74 CSPR_PORT_SIZE_16 | \ 75 CSPR_MSEL_NOR | \ 76 CSPR_V) 77 #define CONFIG_SYS_NOR1_CSPR \ 78 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \ 79 CSPR_PORT_SIZE_16 | \ 80 CSPR_MSEL_NOR | \ 81 CSPR_V) 82 #define CONFIG_SYS_NOR1_CSPR_EARLY \ 83 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \ 84 CSPR_PORT_SIZE_16 | \ 85 CSPR_MSEL_NOR | \ 86 CSPR_V) 87 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) 88 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 89 FTIM0_NOR_TEADC(0x5) | \ 90 FTIM0_NOR_TEAHC(0x5)) 91 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 92 FTIM1_NOR_TRAD_NOR(0x1a) |\ 93 FTIM1_NOR_TSEQRAD_NOR(0x13)) 94 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 95 FTIM2_NOR_TCH(0x4) | \ 96 FTIM2_NOR_TWPH(0x0E) | \ 97 FTIM2_NOR_TWP(0x1c)) 98 #define CONFIG_SYS_NOR_FTIM3 0x04000000 99 #define CONFIG_SYS_IFC_CCR 0x01000000 100 101 #ifdef CONFIG_MTD_NOR_FLASH 102 #define CONFIG_FLASH_CFI_DRIVER 103 #define CONFIG_SYS_FLASH_CFI 104 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 105 #define CONFIG_SYS_FLASH_QUIET_TEST 106 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 107 108 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 109 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 110 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 111 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 112 113 #define CONFIG_SYS_FLASH_EMPTY_INFO 114 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\ 115 CONFIG_SYS_FLASH_BASE + 0x40000000} 116 #endif 117 118 #define CONFIG_NAND_FSL_IFC 119 #define CONFIG_SYS_NAND_MAX_ECCPOS 256 120 #define CONFIG_SYS_NAND_MAX_OOBFREE 2 121 122 #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 123 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 124 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 125 | CSPR_MSEL_NAND /* MSEL = NAND */ \ 126 | CSPR_V) 127 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 128 129 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 130 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 131 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 132 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 133 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 134 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 135 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 136 137 #define CONFIG_SYS_NAND_ONFI_DETECTION 138 139 /* ONFI NAND Flash mode0 Timing Params */ 140 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 141 FTIM0_NAND_TWP(0x18) | \ 142 FTIM0_NAND_TWCHT(0x07) | \ 143 FTIM0_NAND_TWH(0x0a)) 144 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 145 FTIM1_NAND_TWBE(0x39) | \ 146 FTIM1_NAND_TRR(0x0e) | \ 147 FTIM1_NAND_TRP(0x18)) 148 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 149 FTIM2_NAND_TREH(0x0a) | \ 150 FTIM2_NAND_TWHRE(0x1e)) 151 #define CONFIG_SYS_NAND_FTIM3 0x0 152 153 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 154 #define CONFIG_SYS_MAX_NAND_DEVICE 1 155 #define CONFIG_MTD_NAND_VERIFY_WRITE 156 157 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 158 159 #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 160 #define QIXIS_LBMAP_SWITCH 0x06 161 #define QIXIS_LBMAP_MASK 0x0f 162 #define QIXIS_LBMAP_SHIFT 0 163 #define QIXIS_LBMAP_DFLTBANK 0x00 164 #define QIXIS_LBMAP_ALTBANK 0x04 165 #define QIXIS_LBMAP_NAND 0x09 166 #define QIXIS_LBMAP_SD 0x00 167 #define QIXIS_LBMAP_QSPI 0x0f 168 #define QIXIS_RST_CTL_RESET 0x31 169 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 170 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 171 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 172 #define QIXIS_RCW_SRC_NAND 0x107 173 #define QIXIS_RCW_SRC_SD 0x40 174 #define QIXIS_RCW_SRC_QSPI 0x62 175 #define QIXIS_RST_FORCE_MEM 0x01 176 177 #define CONFIG_SYS_CSPR3_EXT (0x0) 178 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \ 179 | CSPR_PORT_SIZE_8 \ 180 | CSPR_MSEL_GPCM \ 181 | CSPR_V) 182 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 183 | CSPR_PORT_SIZE_8 \ 184 | CSPR_MSEL_GPCM \ 185 | CSPR_V) 186 187 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 188 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12) 189 /* QIXIS Timing parameters for IFC CS3 */ 190 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 191 FTIM0_GPCM_TEADC(0x0e) | \ 192 FTIM0_GPCM_TEAHC(0x0e)) 193 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 194 FTIM1_GPCM_TRAD(0x3f)) 195 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 196 FTIM2_GPCM_TCH(0xf) | \ 197 FTIM2_GPCM_TWP(0x3E)) 198 #define CONFIG_SYS_CS3_FTIM3 0x0 199 200 #if defined(CONFIG_SPL) 201 #if defined(CONFIG_NAND_BOOT) 202 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 203 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY 204 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR 205 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 206 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 207 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 208 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 209 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 210 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 211 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 212 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY 213 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR 214 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY 215 #define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK 216 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 217 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 218 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 219 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 220 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 221 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 222 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 223 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 224 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 225 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 226 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 227 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 228 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 229 230 #define CONFIG_ENV_OFFSET (896 * 1024) 231 #define CONFIG_ENV_SECT_SIZE 0x20000 232 #define CONFIG_ENV_SIZE 0x2000 233 #define CONFIG_SPL_PAD_TO 0x20000 234 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024) 235 #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024) 236 #elif defined(CONFIG_SD_BOOT) 237 #define CONFIG_ENV_OFFSET 0x300000 238 #define CONFIG_SYS_MMC_ENV_DEV 0 239 #define CONFIG_ENV_SIZE 0x20000 240 #endif 241 #else 242 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 243 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY 244 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR 245 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 246 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 247 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 248 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 249 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 250 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 251 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 252 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY 253 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR 254 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY 255 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK 256 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 257 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 258 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 259 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 260 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 261 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 262 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 263 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 264 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 265 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 266 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 267 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 268 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 269 270 #ifndef CONFIG_QSPI_BOOT 271 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 272 #define CONFIG_ENV_SECT_SIZE 0x20000 273 #define CONFIG_ENV_SIZE 0x2000 274 #endif 275 #endif 276 277 /* Debug Server firmware */ 278 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR 279 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL 280 281 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000 282 283 /* 284 * I2C 285 */ 286 #define I2C_MUX_PCA_ADDR 0x77 287 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/ 288 289 /* I2C bus multiplexer */ 290 #define I2C_MUX_CH_DEFAULT 0x8 291 292 /* SPI */ 293 #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI) 294 #define CONFIG_SPI_FLASH 295 296 #ifdef CONFIG_FSL_DSPI 297 #define CONFIG_SPI_FLASH_STMICRO 298 #define CONFIG_SPI_FLASH_SST 299 #define CONFIG_SPI_FLASH_EON 300 #endif 301 302 #ifdef CONFIG_FSL_QSPI 303 #define CONFIG_SPI_FLASH_SPANSION 304 #define FSL_QSPI_FLASH_SIZE (1 << 26) /* 64MB */ 305 #define FSL_QSPI_FLASH_NUM 4 306 #endif 307 /* 308 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure. 309 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0 310 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1 311 */ 312 #define FSL_QIXIS_BRDCFG9_QSPI 0x1 313 314 #endif 315 316 /* 317 * MMC 318 */ 319 #ifdef CONFIG_MMC 320 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \ 321 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER) 322 #endif 323 324 /* 325 * RTC configuration 326 */ 327 #define RTC 328 #define CONFIG_RTC_DS3231 1 329 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 330 331 /* EEPROM */ 332 #define CONFIG_ID_EEPROM 333 #define CONFIG_SYS_I2C_EEPROM_NXID 334 #define CONFIG_SYS_EEPROM_BUS_NUM 0 335 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 336 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 337 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 338 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 339 340 #define CONFIG_FSL_MEMAC 341 342 #ifdef CONFIG_PCI 343 #define CONFIG_PCI_SCAN_SHOW 344 #endif 345 346 /* MMC */ 347 #ifdef CONFIG_MMC 348 #define CONFIG_FSL_ESDHC 349 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 350 #endif 351 352 /* Initial environment variables */ 353 #undef CONFIG_EXTRA_ENV_SETTINGS 354 #ifdef CONFIG_SECURE_BOOT 355 #define CONFIG_EXTRA_ENV_SETTINGS \ 356 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 357 "loadaddr=0x80100000\0" \ 358 "kernel_addr=0x100000\0" \ 359 "ramdisk_addr=0x800000\0" \ 360 "ramdisk_size=0x2000000\0" \ 361 "fdt_high=0xa0000000\0" \ 362 "initrd_high=0xffffffffffffffff\0" \ 363 "kernel_start=0x581000000\0" \ 364 "kernel_load=0xa0000000\0" \ 365 "kernel_size=0x2800000\0" \ 366 "mcmemsize=0x40000000\0" \ 367 "mcinitcmd=esbc_validate 0x580700000;" \ 368 "esbc_validate 0x580740000;" \ 369 "fsl_mc start mc 0x580a00000" \ 370 " 0x580e00000 \0" 371 #elif defined(CONFIG_SD_BOOT) 372 #define CONFIG_EXTRA_ENV_SETTINGS \ 373 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 374 "loadaddr=0x90100000\0" \ 375 "kernel_addr=0x800\0" \ 376 "ramdisk_addr=0x800000\0" \ 377 "ramdisk_size=0x2000000\0" \ 378 "fdt_high=0xa0000000\0" \ 379 "initrd_high=0xffffffffffffffff\0" \ 380 "kernel_start=0x8000\0" \ 381 "kernel_load=0xa0000000\0" \ 382 "kernel_size=0x14000\0" \ 383 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \ 384 "mmc read 0x80100000 0x7000 0x800;" \ 385 "fsl_mc start mc 0x80000000 0x80100000\0" \ 386 "mcmemsize=0x70000000 \0" 387 #else 388 #define CONFIG_EXTRA_ENV_SETTINGS \ 389 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 390 "loadaddr=0x80100000\0" \ 391 "kernel_addr=0x100000\0" \ 392 "ramdisk_addr=0x800000\0" \ 393 "ramdisk_size=0x2000000\0" \ 394 "fdt_high=0xa0000000\0" \ 395 "initrd_high=0xffffffffffffffff\0" \ 396 "kernel_start=0x581000000\0" \ 397 "kernel_load=0xa0000000\0" \ 398 "kernel_size=0x2800000\0" \ 399 "mcmemsize=0x40000000\0" \ 400 "mcinitcmd=fsl_mc start mc 0x580a00000" \ 401 " 0x580e00000 \0" 402 #endif /* CONFIG_SECURE_BOOT */ 403 404 405 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD) 406 #define CONFIG_FSL_MEMAC 407 #define CONFIG_PHYLIB_10G 408 #define CONFIG_PHY_VITESSE 409 #define CONFIG_PHY_REALTEK 410 #define CONFIG_PHY_TERANETICS 411 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 412 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d 413 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 414 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 415 416 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0 417 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1 418 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2 419 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3 420 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4 421 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5 422 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6 423 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7 424 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8 425 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9 426 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa 427 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb 428 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc 429 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd 430 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe 431 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf 432 433 #define CONFIG_MII /* MII PHY management */ 434 #define CONFIG_ETHPRIME "DPMAC1@xgmii" 435 436 #endif 437 438 /* 439 * USB 440 */ 441 #define CONFIG_HAS_FSL_XHCI_USB 442 #define CONFIG_USB_XHCI_FSL 443 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 444 445 #include <asm/fsl_secure_boot.h> 446 447 #endif /* __LS2_QDS_H */ 448