1 /* 2 * Copyright 2017 NXP 3 * Copyright 2015 Freescale Semiconductor 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 #ifndef __LS2_QDS_H 9 #define __LS2_QDS_H 10 11 #include "ls2080a_common.h" 12 13 #ifndef __ASSEMBLY__ 14 unsigned long get_board_sys_clk(void); 15 unsigned long get_board_ddr_clk(void); 16 #endif 17 18 #ifdef CONFIG_FSL_QSPI 19 #undef CONFIG_CMD_IMLS 20 #define CONFIG_QIXIS_I2C_ACCESS 21 #define CONFIG_SYS_I2C_EARLY_INIT 22 #define CONFIG_SYS_I2C_IFDR_DIV 0x7e 23 #endif 24 25 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 26 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 27 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 28 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4) 29 30 #define CONFIG_DDR_SPD 31 #define CONFIG_DDR_ECC 32 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 33 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 34 #define SPD_EEPROM_ADDRESS1 0x51 35 #define SPD_EEPROM_ADDRESS2 0x52 36 #define SPD_EEPROM_ADDRESS3 0x53 37 #define SPD_EEPROM_ADDRESS4 0x54 38 #define SPD_EEPROM_ADDRESS5 0x55 39 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */ 40 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 41 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */ 42 #define CONFIG_DIMM_SLOTS_PER_CTLR 2 43 #define CONFIG_CHIP_SELECTS_PER_CTRL 4 44 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR 45 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1 46 #endif 47 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */ 48 49 /* SATA */ 50 #define CONFIG_LIBATA 51 #define CONFIG_SCSI_AHCI 52 #define CONFIG_SCSI_AHCI_PLAT 53 #define CONFIG_SCSI 54 55 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1 56 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2 57 58 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 59 #define CONFIG_SYS_SCSI_MAX_LUN 1 60 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 61 CONFIG_SYS_SCSI_MAX_LUN) 62 63 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */ 64 65 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 66 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 67 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024) 68 69 #define CONFIG_SYS_NOR0_CSPR \ 70 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 71 CSPR_PORT_SIZE_16 | \ 72 CSPR_MSEL_NOR | \ 73 CSPR_V) 74 #define CONFIG_SYS_NOR0_CSPR_EARLY \ 75 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \ 76 CSPR_PORT_SIZE_16 | \ 77 CSPR_MSEL_NOR | \ 78 CSPR_V) 79 #define CONFIG_SYS_NOR1_CSPR \ 80 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \ 81 CSPR_PORT_SIZE_16 | \ 82 CSPR_MSEL_NOR | \ 83 CSPR_V) 84 #define CONFIG_SYS_NOR1_CSPR_EARLY \ 85 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \ 86 CSPR_PORT_SIZE_16 | \ 87 CSPR_MSEL_NOR | \ 88 CSPR_V) 89 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) 90 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 91 FTIM0_NOR_TEADC(0x5) | \ 92 FTIM0_NOR_TEAHC(0x5)) 93 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 94 FTIM1_NOR_TRAD_NOR(0x1a) |\ 95 FTIM1_NOR_TSEQRAD_NOR(0x13)) 96 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 97 FTIM2_NOR_TCH(0x4) | \ 98 FTIM2_NOR_TWPH(0x0E) | \ 99 FTIM2_NOR_TWP(0x1c)) 100 #define CONFIG_SYS_NOR_FTIM3 0x04000000 101 #define CONFIG_SYS_IFC_CCR 0x01000000 102 103 #ifdef CONFIG_MTD_NOR_FLASH 104 #define CONFIG_FLASH_CFI_DRIVER 105 #define CONFIG_SYS_FLASH_CFI 106 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 107 #define CONFIG_SYS_FLASH_QUIET_TEST 108 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 109 110 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 111 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 112 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 113 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 114 115 #define CONFIG_SYS_FLASH_EMPTY_INFO 116 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\ 117 CONFIG_SYS_FLASH_BASE + 0x40000000} 118 #endif 119 120 #define CONFIG_NAND_FSL_IFC 121 #define CONFIG_SYS_NAND_MAX_ECCPOS 256 122 #define CONFIG_SYS_NAND_MAX_OOBFREE 2 123 124 #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 125 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 126 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 127 | CSPR_MSEL_NAND /* MSEL = NAND */ \ 128 | CSPR_V) 129 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 130 131 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 132 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 133 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 134 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 135 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 136 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 137 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 138 139 #define CONFIG_SYS_NAND_ONFI_DETECTION 140 141 /* ONFI NAND Flash mode0 Timing Params */ 142 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 143 FTIM0_NAND_TWP(0x18) | \ 144 FTIM0_NAND_TWCHT(0x07) | \ 145 FTIM0_NAND_TWH(0x0a)) 146 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 147 FTIM1_NAND_TWBE(0x39) | \ 148 FTIM1_NAND_TRR(0x0e) | \ 149 FTIM1_NAND_TRP(0x18)) 150 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 151 FTIM2_NAND_TREH(0x0a) | \ 152 FTIM2_NAND_TWHRE(0x1e)) 153 #define CONFIG_SYS_NAND_FTIM3 0x0 154 155 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 156 #define CONFIG_SYS_MAX_NAND_DEVICE 1 157 #define CONFIG_MTD_NAND_VERIFY_WRITE 158 #define CONFIG_CMD_NAND 159 160 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 161 162 #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 163 #define QIXIS_LBMAP_SWITCH 0x06 164 #define QIXIS_LBMAP_MASK 0x0f 165 #define QIXIS_LBMAP_SHIFT 0 166 #define QIXIS_LBMAP_DFLTBANK 0x00 167 #define QIXIS_LBMAP_ALTBANK 0x04 168 #define QIXIS_LBMAP_NAND 0x09 169 #define QIXIS_LBMAP_SD 0x00 170 #define QIXIS_LBMAP_QSPI 0x0f 171 #define QIXIS_RST_CTL_RESET 0x31 172 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 173 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 174 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 175 #define QIXIS_RCW_SRC_NAND 0x107 176 #define QIXIS_RCW_SRC_SD 0x40 177 #define QIXIS_RCW_SRC_QSPI 0x62 178 #define QIXIS_RST_FORCE_MEM 0x01 179 180 #define CONFIG_SYS_CSPR3_EXT (0x0) 181 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \ 182 | CSPR_PORT_SIZE_8 \ 183 | CSPR_MSEL_GPCM \ 184 | CSPR_V) 185 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 186 | CSPR_PORT_SIZE_8 \ 187 | CSPR_MSEL_GPCM \ 188 | CSPR_V) 189 190 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 191 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12) 192 /* QIXIS Timing parameters for IFC CS3 */ 193 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 194 FTIM0_GPCM_TEADC(0x0e) | \ 195 FTIM0_GPCM_TEAHC(0x0e)) 196 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 197 FTIM1_GPCM_TRAD(0x3f)) 198 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 199 FTIM2_GPCM_TCH(0xf) | \ 200 FTIM2_GPCM_TWP(0x3E)) 201 #define CONFIG_SYS_CS3_FTIM3 0x0 202 203 #if defined(CONFIG_SPL) 204 #if defined(CONFIG_NAND_BOOT) 205 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 206 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY 207 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR 208 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 209 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 210 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 211 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 212 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 213 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 214 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 215 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY 216 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR 217 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY 218 #define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK 219 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 220 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 221 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 222 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 223 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 224 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 225 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 226 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 227 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 228 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 229 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 230 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 231 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 232 233 #define CONFIG_ENV_IS_IN_NAND 234 #define CONFIG_ENV_OFFSET (896 * 1024) 235 #define CONFIG_ENV_SECT_SIZE 0x20000 236 #define CONFIG_ENV_SIZE 0x2000 237 #define CONFIG_SPL_PAD_TO 0x20000 238 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024) 239 #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024) 240 #elif defined(CONFIG_SD_BOOT) 241 #define CONFIG_ENV_OFFSET 0x200000 242 #define CONFIG_ENV_IS_IN_MMC 243 #define CONFIG_SYS_MMC_ENV_DEV 0 244 #define CONFIG_ENV_SIZE 0x20000 245 #endif 246 #else 247 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 248 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY 249 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR 250 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 251 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 252 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 253 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 254 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 255 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 256 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 257 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY 258 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR 259 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY 260 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK 261 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 262 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 263 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 264 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 265 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 266 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 267 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 268 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 269 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 270 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 271 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 272 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 273 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 274 275 #ifndef CONFIG_QSPI_BOOT 276 #define CONFIG_ENV_IS_IN_FLASH 277 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 278 #define CONFIG_ENV_SECT_SIZE 0x20000 279 #define CONFIG_ENV_SIZE 0x2000 280 #endif 281 #endif 282 283 /* Debug Server firmware */ 284 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR 285 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL 286 287 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000 288 289 /* 290 * I2C 291 */ 292 #define I2C_MUX_PCA_ADDR 0x77 293 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/ 294 295 /* I2C bus multiplexer */ 296 #define I2C_MUX_CH_DEFAULT 0x8 297 298 /* SPI */ 299 #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI) 300 #define CONFIG_SPI_FLASH 301 302 #ifdef CONFIG_FSL_DSPI 303 #define CONFIG_SPI_FLASH_STMICRO 304 #define CONFIG_SPI_FLASH_SST 305 #define CONFIG_SPI_FLASH_EON 306 #endif 307 308 #ifdef CONFIG_FSL_QSPI 309 #define CONFIG_SPI_FLASH_SPANSION 310 #define FSL_QSPI_FLASH_SIZE (1 << 26) /* 64MB */ 311 #define FSL_QSPI_FLASH_NUM 4 312 #endif 313 /* 314 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure. 315 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0 316 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1 317 */ 318 #define FSL_QIXIS_BRDCFG9_QSPI 0x1 319 320 #endif 321 322 /* 323 * MMC 324 */ 325 #ifdef CONFIG_MMC 326 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \ 327 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER) 328 #endif 329 330 /* 331 * RTC configuration 332 */ 333 #define RTC 334 #define CONFIG_RTC_DS3231 1 335 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 336 337 /* EEPROM */ 338 #define CONFIG_ID_EEPROM 339 #define CONFIG_SYS_I2C_EEPROM_NXID 340 #define CONFIG_SYS_EEPROM_BUS_NUM 0 341 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 342 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 343 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 344 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 345 346 #define CONFIG_FSL_MEMAC 347 348 #ifdef CONFIG_PCI 349 #define CONFIG_PCI_SCAN_SHOW 350 #define CONFIG_CMD_PCI 351 #endif 352 353 /* MMC */ 354 #ifdef CONFIG_MMC 355 #define CONFIG_FSL_ESDHC 356 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 357 #endif 358 359 /* Initial environment variables */ 360 #undef CONFIG_EXTRA_ENV_SETTINGS 361 #ifdef CONFIG_SECURE_BOOT 362 #define CONFIG_EXTRA_ENV_SETTINGS \ 363 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 364 "loadaddr=0x80100000\0" \ 365 "kernel_addr=0x100000\0" \ 366 "ramdisk_addr=0x800000\0" \ 367 "ramdisk_size=0x2000000\0" \ 368 "fdt_high=0xa0000000\0" \ 369 "initrd_high=0xffffffffffffffff\0" \ 370 "kernel_start=0x581000000\0" \ 371 "kernel_load=0xa0000000\0" \ 372 "kernel_size=0x2800000\0" \ 373 "mcmemsize=0x40000000\0" \ 374 "mcinitcmd=esbc_validate 0x580700000;" \ 375 "esbc_validate 0x580740000;" \ 376 "fsl_mc start mc 0x580a00000" \ 377 " 0x580e00000 \0" 378 #elif defined(CONFIG_SD_BOOT) 379 #define CONFIG_EXTRA_ENV_SETTINGS \ 380 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 381 "loadaddr=0x90100000\0" \ 382 "kernel_addr=0x800\0" \ 383 "ramdisk_addr=0x800000\0" \ 384 "ramdisk_size=0x2000000\0" \ 385 "fdt_high=0xa0000000\0" \ 386 "initrd_high=0xffffffffffffffff\0" \ 387 "kernel_start=0x8000\0" \ 388 "kernel_load=0xa0000000\0" \ 389 "kernel_size=0x14000\0" \ 390 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \ 391 "mmc read 0x80100000 0x7000 0x800;" \ 392 "fsl_mc start mc 0x80000000 0x80100000\0" \ 393 "mcmemsize=0x70000000 \0" 394 #else 395 #define CONFIG_EXTRA_ENV_SETTINGS \ 396 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 397 "loadaddr=0x80100000\0" \ 398 "kernel_addr=0x100000\0" \ 399 "ramdisk_addr=0x800000\0" \ 400 "ramdisk_size=0x2000000\0" \ 401 "fdt_high=0xa0000000\0" \ 402 "initrd_high=0xffffffffffffffff\0" \ 403 "kernel_start=0x581000000\0" \ 404 "kernel_load=0xa0000000\0" \ 405 "kernel_size=0x2800000\0" \ 406 "mcmemsize=0x40000000\0" \ 407 "mcinitcmd=fsl_mc start mc 0x580a00000" \ 408 " 0x580e00000 \0" 409 #endif /* CONFIG_SECURE_BOOT */ 410 411 412 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD) 413 #define CONFIG_FSL_MEMAC 414 #define CONFIG_PHYLIB 415 #define CONFIG_PHYLIB_10G 416 #define CONFIG_PHY_VITESSE 417 #define CONFIG_PHY_REALTEK 418 #define CONFIG_PHY_TERANETICS 419 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 420 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d 421 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 422 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 423 424 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0 425 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1 426 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2 427 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3 428 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4 429 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5 430 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6 431 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7 432 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8 433 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9 434 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa 435 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb 436 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc 437 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd 438 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe 439 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf 440 441 #define CONFIG_MII /* MII PHY management */ 442 #define CONFIG_ETHPRIME "DPMAC1@xgmii" 443 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 444 445 #endif 446 447 /* 448 * USB 449 */ 450 #define CONFIG_HAS_FSL_XHCI_USB 451 #define CONFIG_USB_XHCI_FSL 452 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 453 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 454 455 #include <asm/fsl_secure_boot.h> 456 457 #endif /* __LS2_QDS_H */ 458