1 /*
2  * Copyright (C) 2014 Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __LS2_COMMON_H
8 #define __LS2_COMMON_H
9 
10 #define CONFIG_REMAKE_ELF
11 #define CONFIG_FSL_LAYERSCAPE
12 #define CONFIG_FSL_LSCH3
13 #define CONFIG_MP
14 #define CONFIG_GICV3
15 #define CONFIG_FSL_TZPC_BP147
16 
17 #include <asm/arch/ls2080a_stream_id.h>
18 #include <asm/arch/config.h>
19 #if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
20 #define	CONFIG_SYS_HAS_SERDES
21 #endif
22 
23 /* Link Definitions */
24 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
25 
26 /* We need architecture specific misc initializations */
27 #define CONFIG_ARCH_MISC_INIT
28 
29 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
30 
31 /* Link Definitions */
32 #ifdef CONFIG_SPL
33 #define CONFIG_SYS_TEXT_BASE		0x80400000
34 #else
35 #define CONFIG_SYS_TEXT_BASE		0x30100000
36 #endif
37 
38 #ifdef CONFIG_EMU
39 #define CONFIG_SYS_NO_FLASH
40 #endif
41 
42 #define CONFIG_SUPPORT_RAW_INITRD
43 
44 #define CONFIG_SKIP_LOWLEVEL_INIT
45 #define CONFIG_BOARD_EARLY_INIT_F	1
46 
47 #ifndef CONFIG_SPL
48 #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
49 #endif
50 #ifndef CONFIG_SYS_FSL_DDR4
51 #define CONFIG_SYS_FSL_DDR3		/* Use DDR3 memory */
52 #define CONFIG_SYS_DDR_RAW_TIMING
53 #endif
54 
55 #define CONFIG_SYS_FSL_DDR_INTLV_256B	/* force 256 byte interleaving */
56 
57 #define CONFIG_VERY_BIG_RAM
58 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000UL
59 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
60 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
61 #define CONFIG_SYS_DDR_BLOCK2_BASE	0x8080000000ULL
62 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS	2
63 
64 /*
65  * SMP Definitinos
66  */
67 #define CPU_RELEASE_ADDR		secondary_boot_func
68 
69 #define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
70 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
71 #define CONFIG_SYS_DP_DDR_BASE		0x6000000000ULL
72 /*
73  * DDR controller use 0 as the base address for binding.
74  * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
75  */
76 #define CONFIG_SYS_DP_DDR_BASE_PHY	0
77 #define CONFIG_DP_DDR_CTRL		2
78 #define CONFIG_DP_DDR_NUM_CTRLS		1
79 #endif
80 
81 /* Generic Timer Definitions */
82 /*
83  * This is not an accurate number. It is used in start.S. The frequency
84  * will be udpated later when get_bus_freq(0) is available.
85  */
86 #define COUNTER_FREQUENCY		25000000	/* 25MHz */
87 
88 /* Size of malloc() pool */
89 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 2048 * 1024)
90 
91 /* I2C */
92 #define CONFIG_SYS_I2C
93 #define CONFIG_SYS_I2C_MXC
94 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
95 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
96 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
97 #define CONFIG_SYS_I2C_MXC_I2C4		/* enable I2C bus 4 */
98 
99 /* Serial Port */
100 #define CONFIG_CONS_INDEX       1
101 #define CONFIG_SYS_NS16550_SERIAL
102 #define CONFIG_SYS_NS16550_REG_SIZE     1
103 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
104 
105 #define CONFIG_BAUDRATE			115200
106 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
107 
108 /* IFC */
109 #define CONFIG_FSL_IFC
110 
111 /*
112  * During booting, IFC is mapped at the region of 0x30000000.
113  * But this region is limited to 256MB. To accommodate NOR, promjet
114  * and FPGA. This region is divided as below:
115  * 0x30000000 - 0x37ffffff : 128MB : NOR flash
116  * 0x38000000 - 0x3BFFFFFF : 64MB  : Promjet
117  * 0x3C000000 - 0x40000000 : 64MB  : FPGA etc
118  *
119  * To accommodate bigger NOR flash and other devices, we will map IFC
120  * chip selects to as below:
121  * 0x5_1000_0000..0x5_1fff_ffff	Memory Hole
122  * 0x5_2000_0000..0x5_3fff_ffff	IFC CSx (FPGA, NAND and others 512MB)
123  * 0x5_4000_0000..0x5_7fff_ffff	ASIC or others 1GB
124  * 0x5_8000_0000..0x5_bfff_ffff	IFC CS0 1GB (NOR/Promjet)
125  * 0x5_C000_0000..0x5_ffff_ffff	IFC CS1 1GB (NOR/Promjet)
126  *
127  * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
128  * CONFIG_SYS_FLASH_BASE has the final address (core view)
129  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
130  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
131  * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
132  */
133 
134 #define CONFIG_SYS_FLASH_BASE			0x580000000ULL
135 #define CONFIG_SYS_FLASH_BASE_PHYS		0x80000000
136 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
137 
138 #define CONFIG_SYS_FLASH1_BASE_PHYS		0xC0000000
139 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY	0x8000000
140 
141 #ifndef CONFIG_SYS_NO_FLASH
142 #define CONFIG_FLASH_CFI_DRIVER
143 #define CONFIG_SYS_FLASH_CFI
144 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
145 #define CONFIG_SYS_FLASH_QUIET_TEST
146 #endif
147 
148 #ifndef __ASSEMBLY__
149 unsigned long long get_qixis_addr(void);
150 #endif
151 #define QIXIS_BASE				get_qixis_addr()
152 #define QIXIS_BASE_PHYS				0x20000000
153 #define QIXIS_BASE_PHYS_EARLY			0xC000000
154 #define QIXIS_STAT_PRES1			0xb
155 #define QIXIS_SDID_MASK				0x07
156 #define QIXIS_ESDHC_NO_ADAPTER			0x7
157 
158 #define CONFIG_SYS_NAND_BASE			0x530000000ULL
159 #define CONFIG_SYS_NAND_BASE_PHYS		0x30000000
160 
161 /* Debug Server firmware */
162 #define CONFIG_FSL_DEBUG_SERVER
163 /* 2 sec timeout */
164 #define CONFIG_SYS_DEBUG_SERVER_TIMEOUT			(2 * 1000 * 1000)
165 
166 /* MC firmware */
167 #define CONFIG_FSL_MC_ENET
168 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
169 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH	    0x20000
170 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET    0x00F00000
171 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH	    0x20000
172 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET    0x00F20000
173 /* For LS2085A */
174 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH	0x200000
175 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET	0x07000000
176 
177 /*
178  * Carve out a DDR region which will not be used by u-boot/Linux
179  *
180  * It will be used by MC and Debug Server. The MC region must be
181  * 512MB aligned, so the min size to hide is 512MB.
182  */
183 #if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
184 #define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE	(254UL * 1024 * 1024)
185 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE		(512UL * 1024 * 1024)
186 #define CONFIG_SYS_MC_RSV_MEM_ALIGN			(512UL * 1024 * 1024)
187 #endif
188 
189 /* PCIe */
190 #define CONFIG_PCIE1		/* PCIE controller 1 */
191 #define CONFIG_PCIE2		/* PCIE controller 2 */
192 #define CONFIG_PCIE3		/* PCIE controller 3 */
193 #define CONFIG_PCIE4		/* PCIE controller 4 */
194 #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
195 #ifdef CONFIG_LS2080A
196 #define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
197 #endif
198 
199 #define CONFIG_SYS_PCI_64BIT
200 
201 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
202 #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
203 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
204 #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
205 
206 #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
207 #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
208 #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
209 
210 #define CONFIG_SYS_PCIE_MEM_BUS		0x40000000
211 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x40000000
212 #define CONFIG_SYS_PCIE_MEM_SIZE	0x40000000	/* 1G */
213 
214 /* Command line configuration */
215 #define CONFIG_CMD_ENV
216 
217 /* Miscellaneous configurable options */
218 #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
219 #define CONFIG_ARCH_EARLY_INIT_R
220 
221 /* Physical Memory Map */
222 /* fixme: these need to be checked against the board */
223 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
224 
225 #define CONFIG_NR_DRAM_BANKS		3
226 
227 #define CONFIG_HWCONFIG
228 #define HWCONFIG_BUFFER_SIZE		128
229 
230 #define CONFIG_DISPLAY_CPUINFO
231 
232 /* Allow to overwrite serial and ethaddr */
233 #define CONFIG_ENV_OVERWRITE
234 
235 /* Initial environment variables */
236 #define CONFIG_EXTRA_ENV_SETTINGS		\
237 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
238 	"loadaddr=0x80100000\0"			\
239 	"kernel_addr=0x100000\0"		\
240 	"ramdisk_addr=0x800000\0"		\
241 	"ramdisk_size=0x2000000\0"		\
242 	"fdt_high=0xa0000000\0"			\
243 	"initrd_high=0xffffffffffffffff\0"	\
244 	"kernel_start=0x581200000\0"		\
245 	"kernel_load=0xa0000000\0"		\
246 	"kernel_size=0x2800000\0"		\
247 	"console=ttyAMA0,38400n8\0"		\
248 	"mcinitcmd=fsl_mc start mc 0x580300000"	\
249 	" 0x580800000 \0"
250 
251 #define CONFIG_BOOTARGS		"console=ttyS0,115200 root=/dev/ram0 " \
252 				"earlycon=uart8250,mmio,0x21c0500 " \
253 				"ramdisk_size=0x2000000 default_hugepagesz=2m" \
254 				" hugepagesz=2m hugepages=256"
255 #define CONFIG_BOOTCOMMAND	"fsl_mc apply dpl 0x580700000 &&" \
256 				" cp.b $kernel_start $kernel_load" \
257 				" $kernel_size && bootm $kernel_load"
258 #define CONFIG_BOOTDELAY		10
259 
260 /* Monitor Command Prompt */
261 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
262 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
263 					sizeof(CONFIG_SYS_PROMPT) + 16)
264 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
265 #define CONFIG_SYS_LONGHELP
266 #define CONFIG_CMDLINE_EDITING		1
267 #define CONFIG_AUTO_COMPLETE
268 #define CONFIG_SYS_MAXARGS		64	/* max command args */
269 
270 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
271 
272 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
273 #define CONFIG_SPL_BSS_MAX_SIZE		0x00100000
274 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
275 #define CONFIG_SPL_ENV_SUPPORT
276 #define CONFIG_SPL_FRAMEWORK
277 #define CONFIG_SPL_I2C_SUPPORT
278 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
279 #define CONFIG_SPL_LIBCOMMON_SUPPORT
280 #define CONFIG_SPL_LIBGENERIC_SUPPORT
281 #define CONFIG_SPL_MAX_SIZE		0x16000
282 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
283 #define CONFIG_SPL_NAND_SUPPORT
284 #define CONFIG_SPL_SERIAL_SUPPORT
285 #define CONFIG_SPL_STACK		(CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
286 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
287 #define CONFIG_SPL_TEXT_BASE		0x1800a000
288 
289 #define CONFIG_SYS_NAND_U_BOOT_DST	0x80400000
290 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
291 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x00100000
292 #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
293 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
294 
295 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
296 
297 /* Hash command with SHA acceleration supported in hardware */
298 #ifdef CONFIG_FSL_CAAM
299 #define CONFIG_CMD_HASH
300 #define CONFIG_SHA_HW_ACCEL
301 #endif
302 
303 #endif /* __LS2_COMMON_H */
304