1 /*
2  * Copyright 2017 NXP
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __LS1088_COMMON_H
8 #define __LS1088_COMMON_H
9 
10 /* SPL build */
11 #ifdef CONFIG_SPL_BUILD
12 #define SPL_NO_BOARDINFO
13 #define SPL_NO_QIXIS
14 #define SPL_NO_PCI
15 #define SPL_NO_ENV
16 #define SPL_NO_RTC
17 #define SPL_NO_USB
18 #define SPL_NO_SATA
19 #define SPL_NO_QSPI
20 #define SPL_NO_IFC
21 #undef CONFIG_DISPLAY_CPUINFO
22 #endif
23 
24 #define CONFIG_REMAKE_ELF
25 #define CONFIG_FSL_LAYERSCAPE
26 #define CONFIG_MP
27 
28 #include <asm/arch/stream_id_lsch3.h>
29 #include <asm/arch/config.h>
30 #include <asm/arch/soc.h>
31 
32 /* Link Definitions */
33 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
34 
35 /* Link Definitions */
36 
37 #ifdef CONFIG_QSPI_BOOT
38 #define CONFIG_SYS_FSL_QSPI_BASE	0x20000000
39 #define CONFIG_ENV_OFFSET		0x300000        /* 3MB */
40 #define CONFIG_ENV_ADDR			(CONFIG_SYS_FSL_QSPI_BASE + \
41 						CONFIG_ENV_OFFSET)
42 #endif
43 
44 #define CONFIG_SKIP_LOWLEVEL_INIT
45 
46 #if !defined(CONFIG_SD_BOOT)
47 #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
48 #endif
49 
50 #define CONFIG_VERY_BIG_RAM
51 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000UL
52 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
53 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
54 #define CONFIG_SYS_DDR_BLOCK2_BASE	0x8080000000ULL
55 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS	1
56 /*
57  * SMP Definitinos
58  */
59 #define CPU_RELEASE_ADDR		secondary_boot_func
60 
61 #ifdef CONFIG_PCI
62 #define CONFIG_CMD_PCI
63 #endif
64 
65 /* Size of malloc() pool */
66 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 2048 * 1024)
67 
68 /* I2C */
69 #define CONFIG_SYS_I2C
70 #define CONFIG_SYS_I2C_MXC
71 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
72 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
73 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
74 #define CONFIG_SYS_I2C_MXC_I2C4		/* enable I2C bus 4 */
75 
76 /* Serial Port */
77 #define CONFIG_SYS_NS16550_SERIAL
78 #define CONFIG_SYS_NS16550_REG_SIZE     1
79 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0) / 2)
80 
81 #define CONFIG_BAUDRATE			115200
82 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
83 
84 #if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
85 /* IFC */
86 #define CONFIG_FSL_IFC
87 #endif
88 
89 /*
90  * During booting, IFC is mapped at the region of 0x30000000.
91  * But this region is limited to 256MB. To accommodate NOR, promjet
92  * and FPGA. This region is divided as below:
93  * 0x30000000 - 0x37ffffff : 128MB : NOR flash
94  * 0x38000000 - 0x3BFFFFFF : 64MB  : Promjet
95  * 0x3C000000 - 0x40000000 : 64MB  : FPGA etc
96  *
97  * To accommodate bigger NOR flash and other devices, we will map IFC
98  * chip selects to as below:
99  * 0x5_1000_0000..0x5_1fff_ffff	Memory Hole
100  * 0x5_2000_0000..0x5_3fff_ffff	IFC CSx (FPGA, NAND and others 512MB)
101  * 0x5_4000_0000..0x5_7fff_ffff	ASIC or others 1GB
102  * 0x5_8000_0000..0x5_bfff_ffff	IFC CS0 1GB (NOR/Promjet)
103  * 0x5_C000_0000..0x5_ffff_ffff	IFC CS1 1GB (NOR/Promjet)
104  *
105  * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
106  * CONFIG_SYS_FLASH_BASE has the final address (core view)
107  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
108  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
109  * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
110  */
111 
112 #define CONFIG_SYS_FLASH_BASE			0x580000000ULL
113 #define CONFIG_SYS_FLASH_BASE_PHYS		0x80000000
114 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
115 
116 #define CONFIG_SYS_FLASH1_BASE_PHYS		0xC0000000
117 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY	0x8000000
118 
119 #ifndef __ASSEMBLY__
120 unsigned long long get_qixis_addr(void);
121 #endif
122 
123 #define QIXIS_BASE				get_qixis_addr()
124 #define QIXIS_BASE_PHYS				0x20000000
125 #define QIXIS_BASE_PHYS_EARLY			0xC000000
126 
127 
128 #define CONFIG_SYS_NAND_BASE			0x530000000ULL
129 #define CONFIG_SYS_NAND_BASE_PHYS		0x30000000
130 
131 
132 /* MC firmware */
133 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
134 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH	    0x20000
135 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET    0x00F00000
136 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH	    0x20000
137 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET    0x00F20000
138 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH	0x200000
139 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET	0x07000000
140 
141 /* Define phy_reset function to boot the MC based on mcinitcmd.
142  * This happens late enough to properly fixup u-boot env MAC addresses.
143  */
144 #define CONFIG_RESET_PHY_R
145 
146 /*
147  * Carve out a DDR region which will not be used by u-boot/Linux
148  *
149  * It will be used by MC and Debug Server. The MC region must be
150  * 512MB aligned, so the min size to hide is 512MB.
151  */
152 
153 #if defined(CONFIG_FSL_MC_ENET)
154 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE		(512UL * 1024 * 1024)
155 #endif
156 /* Command line configuration */
157 #define CONFIG_CMD_GREPENV
158 #define CONFIG_CMD_CACHE
159 
160 /* Miscellaneous configurable options */
161 #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
162 
163 /* SATA */
164 #ifdef CONFIG_SCSI
165 #define CONFIG_SCSI_AHCI_PLAT
166 #define CONFIG_SYS_SATA1		AHCI_BASE_ADDR1
167 
168 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	1
169 #define CONFIG_SYS_SCSI_MAX_LUN		1
170 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
171 					CONFIG_SYS_SCSI_MAX_LUN)
172 #endif
173 
174 /* Physical Memory Map */
175 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
176 
177 #define CONFIG_NR_DRAM_BANKS		2
178 
179 #define CONFIG_HWCONFIG
180 #define HWCONFIG_BUFFER_SIZE		128
181 
182 /* #define CONFIG_DISPLAY_CPUINFO */
183 
184 #ifndef SPL_NO_ENV
185 /* Allow to overwrite serial and ethaddr */
186 #define CONFIG_ENV_OVERWRITE
187 
188 /* Initial environment variables */
189 #define CONFIG_EXTRA_ENV_SETTINGS		\
190 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
191 	"loadaddr=0x80100000\0"			\
192 	"kernel_addr=0x100000\0"		\
193 	"ramdisk_addr=0x800000\0"		\
194 	"ramdisk_size=0x2000000\0"		\
195 	"fdt_high=0xa0000000\0"			\
196 	"initrd_high=0xffffffffffffffff\0"	\
197 	"kernel_start=0x581000000\0"		\
198 	"kernel_load=0xa0000000\0"		\
199 	"kernel_size=0x2800000\0"		\
200 	"console=ttyAMA0,38400n8\0"		\
201 	"mcinitcmd=fsl_mc start mc 0x580a00000"	\
202 	" 0x580e00000 \0"
203 
204 #define CONFIG_BOOTARGS		"console=ttyS0,115200 root=/dev/ram0 " \
205 				"earlycon=uart8250,mmio,0x21c0500 " \
206 				"ramdisk_size=0x3000000 default_hugepagesz=2m" \
207 				" hugepagesz=2m hugepages=256"
208 #if defined(CONFIG_QSPI_BOOT)
209 #define CONFIG_BOOTCOMMAND	"sf probe 0:0;" \
210 				"sf read 0x80200000 0xd00000 0x100000;"\
211 				" fsl_mc apply dpl 0x80200000 &&" \
212 				" sf read $kernel_load $kernel_start" \
213 				" $kernel_size && bootm $kernel_load"
214 #elif defined(CONFIG_SD_BOOT)
215 #define CONFIG_BOOTCOMMAND	"mmcinfo;mmc read 0x80200000 0x6800 0x800;"\
216 				" fsl_mc apply dpl 0x80200000 &&" \
217 				" mmc read $kernel_load $kernel_start" \
218 				" $kernel_size && bootm $kernel_load"
219 #else /* NOR BOOT*/
220 #define CONFIG_BOOTCOMMAND	"fsl_mc apply dpl 0x580d00000 &&" \
221 				" cp.b $kernel_start $kernel_load" \
222 				" $kernel_size && bootm $kernel_load"
223 #endif
224 #endif
225 
226 /* Monitor Command Prompt */
227 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
228 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
229 					sizeof(CONFIG_SYS_PROMPT) + 16)
230 #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
231 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
232 #define CONFIG_SYS_MAXARGS		64	/* max command args */
233 
234 #ifdef CONFIG_SPL
235 #define CONFIG_SPL_BSS_START_ADDR      0x80100000
236 #define CONFIG_SPL_BSS_MAX_SIZE                0x00100000
237 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
238 #define CONFIG_SPL_MAX_SIZE            0x16000
239 #define CONFIG_SPL_STACK               (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
240 #define CONFIG_SPL_TARGET              "u-boot-with-spl.bin"
241 #define CONFIG_SPL_TEXT_BASE           0x1800a000
242 
243 #define CONFIG_SYS_SPL_MALLOC_SIZE     0x00100000
244 #define CONFIG_SYS_SPL_MALLOC_START    0x80200000
245 
246 #ifdef CONFIG_SECURE_BOOT
247 #define CONFIG_U_BOOT_HDR_SIZE		(16 << 10)
248 /*
249  * HDR would be appended at end of image and copied to DDR along
250  * with U-Boot image. Here u-boot max. size is 512K. So if binary
251  * size increases then increase this size in case of secure boot as
252  * it uses raw u-boot image instead of fit image.
253  */
254 #define CONFIG_SYS_MONITOR_LEN         (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
255 #else
256 #define CONFIG_SYS_MONITOR_LEN         0x100000
257 #endif /* ifdef CONFIG_SECURE_BOOT */
258 
259 #endif
260 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
261 
262 #endif /* __LS1088_COMMON_H */
263