1 /*
2  * Copyright 2017 NXP
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __LS1088_COMMON_H
8 #define __LS1088_COMMON_H
9 
10 /* SPL build */
11 #ifdef CONFIG_SPL_BUILD
12 #define SPL_NO_BOARDINFO
13 #define SPL_NO_QIXIS
14 #define SPL_NO_PCI
15 #define SPL_NO_ENV
16 #define SPL_NO_RTC
17 #define SPL_NO_USB
18 #define SPL_NO_SATA
19 #define SPL_NO_QSPI
20 #define SPL_NO_IFC
21 #undef CONFIG_DISPLAY_CPUINFO
22 #endif
23 
24 #define CONFIG_REMAKE_ELF
25 #define CONFIG_FSL_LAYERSCAPE
26 #define CONFIG_MP
27 
28 #include <asm/arch/stream_id_lsch3.h>
29 #include <asm/arch/config.h>
30 #include <asm/arch/soc.h>
31 
32 /* Link Definitions */
33 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
34 
35 /* Link Definitions */
36 
37 #ifdef CONFIG_QSPI_BOOT
38 #define CONFIG_SYS_FSL_QSPI_BASE	0x20000000
39 #define CONFIG_ENV_OFFSET		0x300000        /* 3MB */
40 #define CONFIG_ENV_ADDR			(CONFIG_SYS_FSL_QSPI_BASE + \
41 						CONFIG_ENV_OFFSET)
42 #endif
43 
44 #define CONFIG_SKIP_LOWLEVEL_INIT
45 
46 #if !defined(CONFIG_SD_BOOT)
47 #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
48 #endif
49 
50 #define CONFIG_VERY_BIG_RAM
51 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000UL
52 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
53 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
54 #define CONFIG_SYS_DDR_BLOCK2_BASE	0x8080000000ULL
55 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS	1
56 /*
57  * SMP Definitinos
58  */
59 #define CPU_RELEASE_ADDR		secondary_boot_func
60 
61 #ifdef CONFIG_PCI
62 #define CONFIG_CMD_PCI
63 #endif
64 
65 /* Size of malloc() pool */
66 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 2048 * 1024)
67 
68 /* I2C */
69 #define CONFIG_SYS_I2C
70 
71 /* Serial Port */
72 #define CONFIG_CONS_INDEX       1
73 #define CONFIG_SYS_NS16550_SERIAL
74 #define CONFIG_SYS_NS16550_REG_SIZE     1
75 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0) / 2)
76 
77 #define CONFIG_BAUDRATE			115200
78 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
79 
80 #if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
81 /* IFC */
82 #define CONFIG_FSL_IFC
83 #endif
84 
85 /*
86  * During booting, IFC is mapped at the region of 0x30000000.
87  * But this region is limited to 256MB. To accommodate NOR, promjet
88  * and FPGA. This region is divided as below:
89  * 0x30000000 - 0x37ffffff : 128MB : NOR flash
90  * 0x38000000 - 0x3BFFFFFF : 64MB  : Promjet
91  * 0x3C000000 - 0x40000000 : 64MB  : FPGA etc
92  *
93  * To accommodate bigger NOR flash and other devices, we will map IFC
94  * chip selects to as below:
95  * 0x5_1000_0000..0x5_1fff_ffff	Memory Hole
96  * 0x5_2000_0000..0x5_3fff_ffff	IFC CSx (FPGA, NAND and others 512MB)
97  * 0x5_4000_0000..0x5_7fff_ffff	ASIC or others 1GB
98  * 0x5_8000_0000..0x5_bfff_ffff	IFC CS0 1GB (NOR/Promjet)
99  * 0x5_C000_0000..0x5_ffff_ffff	IFC CS1 1GB (NOR/Promjet)
100  *
101  * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
102  * CONFIG_SYS_FLASH_BASE has the final address (core view)
103  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
104  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
105  * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
106  */
107 
108 #define CONFIG_SYS_FLASH_BASE			0x580000000ULL
109 #define CONFIG_SYS_FLASH_BASE_PHYS		0x80000000
110 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
111 
112 #define CONFIG_SYS_FLASH1_BASE_PHYS		0xC0000000
113 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY	0x8000000
114 
115 #ifndef __ASSEMBLY__
116 unsigned long long get_qixis_addr(void);
117 #endif
118 
119 #define QIXIS_BASE				get_qixis_addr()
120 #define QIXIS_BASE_PHYS				0x20000000
121 #define QIXIS_BASE_PHYS_EARLY			0xC000000
122 
123 
124 #define CONFIG_SYS_NAND_BASE			0x530000000ULL
125 #define CONFIG_SYS_NAND_BASE_PHYS		0x30000000
126 
127 
128 /* MC firmware */
129 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
130 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH	    0x20000
131 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET    0x00F00000
132 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH	    0x20000
133 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET    0x00F20000
134 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH	0x200000
135 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET	0x07000000
136 
137 /* Define phy_reset function to boot the MC based on mcinitcmd.
138  * This happens late enough to properly fixup u-boot env MAC addresses.
139  */
140 #define CONFIG_RESET_PHY_R
141 
142 /*
143  * Carve out a DDR region which will not be used by u-boot/Linux
144  *
145  * It will be used by MC and Debug Server. The MC region must be
146  * 512MB aligned, so the min size to hide is 512MB.
147  */
148 
149 #if defined(CONFIG_FSL_MC_ENET)
150 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE		(512UL * 1024 * 1024)
151 #endif
152 /* Command line configuration */
153 #define CONFIG_CMD_GREPENV
154 #define CONFIG_CMD_CACHE
155 
156 /* Miscellaneous configurable options */
157 #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
158 
159 /* SATA */
160 #ifdef CONFIG_SCSI
161 #define CONFIG_SCSI_AHCI_PLAT
162 #define CONFIG_SYS_SATA1		AHCI_BASE_ADDR1
163 
164 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	1
165 #define CONFIG_SYS_SCSI_MAX_LUN		1
166 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
167 					CONFIG_SYS_SCSI_MAX_LUN)
168 #endif
169 
170 /* Physical Memory Map */
171 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
172 
173 #define CONFIG_NR_DRAM_BANKS		2
174 
175 #define CONFIG_HWCONFIG
176 #define HWCONFIG_BUFFER_SIZE		128
177 
178 /* #define CONFIG_DISPLAY_CPUINFO */
179 
180 #ifndef SPL_NO_ENV
181 /* Allow to overwrite serial and ethaddr */
182 #define CONFIG_ENV_OVERWRITE
183 
184 /* Initial environment variables */
185 #define CONFIG_EXTRA_ENV_SETTINGS		\
186 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
187 	"loadaddr=0x80100000\0"			\
188 	"kernel_addr=0x100000\0"		\
189 	"ramdisk_addr=0x800000\0"		\
190 	"ramdisk_size=0x2000000\0"		\
191 	"fdt_high=0xa0000000\0"			\
192 	"initrd_high=0xffffffffffffffff\0"	\
193 	"kernel_start=0x581000000\0"		\
194 	"kernel_load=0xa0000000\0"		\
195 	"kernel_size=0x2800000\0"		\
196 	"console=ttyAMA0,38400n8\0"		\
197 	"mcinitcmd=fsl_mc start mc 0x580a00000"	\
198 	" 0x580e00000 \0"
199 
200 #define CONFIG_BOOTARGS		"console=ttyS0,115200 root=/dev/ram0 " \
201 				"earlycon=uart8250,mmio,0x21c0500 " \
202 				"ramdisk_size=0x3000000 default_hugepagesz=2m" \
203 				" hugepagesz=2m hugepages=256"
204 #if defined(CONFIG_QSPI_BOOT)
205 #define CONFIG_BOOTCOMMAND	"sf probe 0:0;" \
206 				"sf read 0x80200000 0xd00000 0x100000;"\
207 				" fsl_mc apply dpl 0x80200000 &&" \
208 				" sf read $kernel_load $kernel_start" \
209 				" $kernel_size && bootm $kernel_load"
210 #elif defined(CONFIG_SD_BOOT)
211 #define CONFIG_BOOTCOMMAND	"mmcinfo;mmc read 0x80200000 0x6800 0x800;"\
212 				" fsl_mc apply dpl 0x80200000 &&" \
213 				" mmc read $kernel_load $kernel_start" \
214 				" $kernel_size && bootm $kernel_load"
215 #else /* NOR BOOT*/
216 #define CONFIG_BOOTCOMMAND	"fsl_mc apply dpl 0x580d00000 &&" \
217 				" cp.b $kernel_start $kernel_load" \
218 				" $kernel_size && bootm $kernel_load"
219 #endif
220 #endif
221 
222 /* Monitor Command Prompt */
223 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
224 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
225 					sizeof(CONFIG_SYS_PROMPT) + 16)
226 #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
227 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
228 #define CONFIG_SYS_MAXARGS		64	/* max command args */
229 
230 #ifdef CONFIG_SPL
231 #define CONFIG_SPL_BSS_START_ADDR      0x80100000
232 #define CONFIG_SPL_BSS_MAX_SIZE                0x00100000
233 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
234 #define CONFIG_SPL_MAX_SIZE            0x16000
235 #define CONFIG_SPL_STACK               (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
236 #define CONFIG_SPL_TARGET              "u-boot-with-spl.bin"
237 #define CONFIG_SPL_TEXT_BASE           0x1800a000
238 
239 #define CONFIG_SYS_SPL_MALLOC_SIZE     0x00100000
240 #define CONFIG_SYS_SPL_MALLOC_START    0x80200000
241 
242 #ifdef CONFIG_SECURE_BOOT
243 #define CONFIG_U_BOOT_HDR_SIZE		(16 << 10)
244 /*
245  * HDR would be appended at end of image and copied to DDR along
246  * with U-Boot image. Here u-boot max. size is 512K. So if binary
247  * size increases then increase this size in case of secure boot as
248  * it uses raw u-boot image instead of fit image.
249  */
250 #define CONFIG_SYS_MONITOR_LEN         (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
251 #else
252 #define CONFIG_SYS_MONITOR_LEN         0x100000
253 #endif /* ifdef CONFIG_SECURE_BOOT */
254 
255 #endif
256 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
257 
258 #endif /* __LS1088_COMMON_H */
259