xref: /openbmc/u-boot/include/configs/ls1046aqds.h (revision 2ecba112)
1 /*
2  * Copyright 2016 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __LS1046AQDS_H__
8 #define __LS1046AQDS_H__
9 
10 #include "ls1046a_common.h"
11 
12 #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT)
13 #define CONFIG_SYS_TEXT_BASE		0x82000000
14 #elif defined(CONFIG_QSPI_BOOT)
15 #define CONFIG_SYS_TEXT_BASE		0x40100000
16 #else
17 #define CONFIG_SYS_TEXT_BASE		0x60100000
18 #endif
19 
20 #ifndef __ASSEMBLY__
21 unsigned long get_board_sys_clk(void);
22 unsigned long get_board_ddr_clk(void);
23 #endif
24 
25 #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
26 #define CONFIG_DDR_CLK_FREQ		get_board_ddr_clk()
27 
28 #define CONFIG_SKIP_LOWLEVEL_INIT
29 
30 #define CONFIG_LAYERSCAPE_NS_ACCESS
31 
32 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
33 /* Physical Memory Map */
34 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
35 #define CONFIG_NR_DRAM_BANKS		2
36 
37 #define CONFIG_DDR_SPD
38 #define SPD_EEPROM_ADDRESS		0x51
39 #define CONFIG_SYS_SPD_BUS_NUM		0
40 
41 #ifndef CONFIG_SPL
42 #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
43 #endif
44 
45 #define CONFIG_DDR_ECC
46 #ifdef CONFIG_DDR_ECC
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
49 #endif
50 
51 /* DSPI */
52 #ifdef CONFIG_FSL_DSPI
53 #define CONFIG_SPI_FLASH_STMICRO	/* cs0 */
54 #define CONFIG_SPI_FLASH_SST		/* cs1 */
55 #define CONFIG_SPI_FLASH_EON		/* cs2 */
56 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
57 #define CONFIG_SF_DEFAULT_BUS		1
58 #define CONFIG_SF_DEFAULT_CS		0
59 #endif
60 #endif
61 
62 /* QSPI */
63 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
64 #ifdef CONFIG_FSL_QSPI
65 #define CONFIG_SPI_FLASH_SPANSION
66 #define FSL_QSPI_FLASH_SIZE		(1 << 24)
67 #define FSL_QSPI_FLASH_NUM		2
68 #endif
69 #endif
70 
71 #ifdef CONFIG_SYS_DPAA_FMAN
72 #define CONFIG_FMAN_ENET
73 #define CONFIG_PHYLIB
74 #define CONFIG_PHY_VITESSE
75 #define CONFIG_PHY_REALTEK
76 #define CONFIG_PHYLIB_10G
77 #define RGMII_PHY1_ADDR		0x1
78 #define RGMII_PHY2_ADDR		0x2
79 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
80 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
81 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
82 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
83 /* PHY address on QSGMII riser card on slot 2 */
84 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
85 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
86 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
87 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
88 #endif
89 
90 #ifdef CONFIG_RAMBOOT_PBL
91 #define CONFIG_SYS_FSL_PBL_PBI \
92 	board/freescale/ls1046aqds/ls1046aqds_pbi.cfg
93 #endif
94 
95 #ifdef CONFIG_NAND_BOOT
96 #define CONFIG_SYS_FSL_PBL_RCW \
97 	board/freescale/ls1046aqds/ls1046aqds_rcw_nand.cfg
98 #endif
99 
100 #ifdef CONFIG_SD_BOOT
101 #ifdef CONFIG_SD_BOOT_QSPI
102 #define CONFIG_SYS_FSL_PBL_RCW \
103 	board/freescale/ls1046aqds/ls1046aqds_rcw_sd_qspi.cfg
104 #else
105 #define CONFIG_SYS_FSL_PBL_RCW \
106 	board/freescale/ls1046aqds/ls1046aqds_rcw_sd_ifc.cfg
107 #endif
108 #endif
109 
110 /* IFC */
111 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
112 #define	CONFIG_FSL_IFC
113 /*
114  * CONFIG_SYS_FLASH_BASE has the final address (core view)
115  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
116  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
117  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
118  */
119 #define CONFIG_SYS_FLASH_BASE			0x60000000
120 #define CONFIG_SYS_FLASH_BASE_PHYS		CONFIG_SYS_FLASH_BASE
121 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
122 
123 #ifdef CONFIG_MTD_NOR_FLASH
124 #define CONFIG_FLASH_CFI_DRIVER
125 #define CONFIG_SYS_FLASH_CFI
126 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
127 #define CONFIG_SYS_FLASH_QUIET_TEST
128 #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
129 #endif
130 #endif
131 
132 /* LPUART */
133 #ifdef CONFIG_LPUART
134 #define CONFIG_LPUART_32B_REG
135 #define CFG_UART_MUX_MASK	0x6
136 #define CFG_UART_MUX_SHIFT	1
137 #define CFG_LPUART_EN		0x2
138 #endif
139 
140 /* USB */
141 #define CONFIG_HAS_FSL_XHCI_USB
142 #ifdef CONFIG_HAS_FSL_XHCI_USB
143 #define CONFIG_USB_XHCI_HCD
144 #define CONFIG_USB_XHCI_FSL
145 #define CONFIG_USB_XHCI_DWC3
146 #define CONFIG_USB_MAX_CONTROLLER_COUNT         3
147 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS      2
148 #define CONFIG_CMD_USB
149 #define CONFIG_USB_STORAGE
150 #endif
151 
152 /* SATA */
153 #define CONFIG_LIBATA
154 #define CONFIG_SCSI_AHCI
155 #define CONFIG_SCSI_AHCI_PLAT
156 
157 /* EEPROM */
158 #define CONFIG_ID_EEPROM
159 #define CONFIG_SYS_I2C_EEPROM_NXID
160 #define CONFIG_SYS_EEPROM_BUS_NUM		0
161 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x57
162 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
163 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
164 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
165 
166 #define CONFIG_SYS_SATA				AHCI_BASE_ADDR
167 
168 #define CONFIG_SYS_SCSI_MAX_SCSI_ID		1
169 #define CONFIG_SYS_SCSI_MAX_LUN			1
170 #define CONFIG_SYS_SCSI_MAX_DEVICE		(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
171 						CONFIG_SYS_SCSI_MAX_LUN)
172 
173 /*
174  * IFC Definitions
175  */
176 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
177 #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
178 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
179 				CSPR_PORT_SIZE_16 | \
180 				CSPR_MSEL_NOR | \
181 				CSPR_V)
182 #define CONFIG_SYS_NOR1_CSPR_EXT	(0x0)
183 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
184 				+ 0x8000000) | \
185 				CSPR_PORT_SIZE_16 | \
186 				CSPR_MSEL_NOR | \
187 				CSPR_V)
188 #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
189 
190 #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
191 					CSOR_NOR_TRHZ_80)
192 #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
193 					FTIM0_NOR_TEADC(0x5) | \
194 					FTIM0_NOR_TEAHC(0x5))
195 #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
196 					FTIM1_NOR_TRAD_NOR(0x1a) | \
197 					FTIM1_NOR_TSEQRAD_NOR(0x13))
198 #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
199 					FTIM2_NOR_TCH(0x4) | \
200 					FTIM2_NOR_TWPH(0xe) | \
201 					FTIM2_NOR_TWP(0x1c))
202 #define CONFIG_SYS_NOR_FTIM3		0
203 
204 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
205 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
206 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
207 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
208 
209 #define CONFIG_SYS_FLASH_EMPTY_INFO
210 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS, \
211 					CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
212 
213 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
214 #define CONFIG_SYS_WRITE_SWAPPED_DATA
215 
216 /*
217  * NAND Flash Definitions
218  */
219 #define CONFIG_NAND_FSL_IFC
220 
221 #define CONFIG_SYS_NAND_BASE		0x7e800000
222 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
223 
224 #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
225 
226 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
227 				| CSPR_PORT_SIZE_8	\
228 				| CSPR_MSEL_NAND	\
229 				| CSPR_V)
230 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
231 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
232 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
233 				| CSOR_NAND_ECC_MODE_8	/* 8-bit ECC */ \
234 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
235 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
236 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
237 				| CSOR_NAND_PB(64))	/* 64 Pages Per Block */
238 
239 #define CONFIG_SYS_NAND_ONFI_DETECTION
240 
241 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x7) | \
242 					FTIM0_NAND_TWP(0x18)   | \
243 					FTIM0_NAND_TWCHT(0x7) | \
244 					FTIM0_NAND_TWH(0xa))
245 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
246 					FTIM1_NAND_TWBE(0x39)  | \
247 					FTIM1_NAND_TRR(0xe)   | \
248 					FTIM1_NAND_TRP(0x18))
249 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0xf) | \
250 					FTIM2_NAND_TREH(0xa) | \
251 					FTIM2_NAND_TWHRE(0x1e))
252 #define CONFIG_SYS_NAND_FTIM3           0x0
253 
254 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
255 #define CONFIG_SYS_MAX_NAND_DEVICE	1
256 #define CONFIG_MTD_NAND_VERIFY_WRITE
257 #define CONFIG_CMD_NAND
258 
259 #define CONFIG_SYS_NAND_BLOCK_SIZE	(256 * 1024)
260 #endif
261 
262 #ifdef CONFIG_NAND_BOOT
263 #define CONFIG_SPL_PAD_TO		0x40000		/* block aligned */
264 #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
265 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
266 #endif
267 
268 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
269 #define CONFIG_QIXIS_I2C_ACCESS
270 #define CONFIG_SYS_I2C_EARLY_INIT
271 #endif
272 
273 /*
274  * QIXIS Definitions
275  */
276 #define CONFIG_FSL_QIXIS
277 
278 #ifdef CONFIG_FSL_QIXIS
279 #define QIXIS_BASE			0x7fb00000
280 #define QIXIS_BASE_PHYS			QIXIS_BASE
281 #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
282 #define QIXIS_LBMAP_SWITCH		6
283 #define QIXIS_LBMAP_MASK		0x0f
284 #define QIXIS_LBMAP_SHIFT		0
285 #define QIXIS_LBMAP_DFLTBANK		0x00
286 #define QIXIS_LBMAP_ALTBANK		0x04
287 #define QIXIS_LBMAP_NAND		0x09
288 #define QIXIS_LBMAP_SD			0x00
289 #define QIXIS_LBMAP_SD_QSPI		0xff
290 #define QIXIS_LBMAP_QSPI		0xff
291 #define QIXIS_RCW_SRC_NAND		0x110
292 #define QIXIS_RCW_SRC_SD		0x040
293 #define QIXIS_RCW_SRC_QSPI		0x045
294 #define QIXIS_RST_CTL_RESET		0x41
295 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
296 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
297 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
298 
299 #define CONFIG_SYS_FPGA_CSPR_EXT	(0x0)
300 #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
301 					CSPR_PORT_SIZE_8 | \
302 					CSPR_MSEL_GPCM | \
303 					CSPR_V)
304 #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
305 #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
306 					CSOR_NOR_NOR_MODE_AVD_NOR | \
307 					CSOR_NOR_TRHZ_80)
308 
309 /*
310  * QIXIS Timing parameters for IFC GPCM
311  */
312 #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xc) | \
313 					FTIM0_GPCM_TEADC(0x20) | \
314 					FTIM0_GPCM_TEAHC(0x10))
315 #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0x50) | \
316 					FTIM1_GPCM_TRAD(0x1f))
317 #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0x8) | \
318 					FTIM2_GPCM_TCH(0x8) | \
319 					FTIM2_GPCM_TWP(0xf0))
320 #define CONFIG_SYS_FPGA_FTIM3		0x0
321 #endif
322 
323 #ifdef CONFIG_NAND_BOOT
324 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
325 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
326 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
327 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
328 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
329 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
330 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
331 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
332 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
333 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
334 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
335 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
336 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
337 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
338 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
339 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
340 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
341 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
342 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
343 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
344 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
345 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
346 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
347 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
348 #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
349 #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
350 #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
351 #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
352 #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
353 #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
354 #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
355 #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
356 #else
357 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
358 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
359 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
360 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
361 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
362 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
363 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
364 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
365 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
366 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
367 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
368 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
369 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
370 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
371 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
372 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
373 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
374 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
375 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
376 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
377 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
378 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
379 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
380 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
381 #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
382 #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
383 #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
384 #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
385 #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
386 #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
387 #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
388 #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
389 #endif
390 
391 /*
392  * I2C bus multiplexer
393  */
394 #define I2C_MUX_PCA_ADDR_PRI		0x77
395 #define I2C_MUX_PCA_ADDR_SEC		0x76 /* Secondary multiplexer */
396 #define I2C_RETIMER_ADDR		0x18
397 #define I2C_MUX_CH_DEFAULT		0x8
398 #define I2C_MUX_CH_CH7301		0xC
399 #define I2C_MUX_CH5			0xD
400 #define I2C_MUX_CH6			0xE
401 #define I2C_MUX_CH7			0xF
402 
403 #define I2C_MUX_CH_VOL_MONITOR 0xa
404 
405 /* Voltage monitor on channel 2*/
406 #define I2C_VOL_MONITOR_ADDR           0x40
407 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
408 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
409 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
410 
411 #define CONFIG_VID_FLS_ENV		"ls1046aqds_vdd_mv"
412 #ifndef CONFIG_SPL_BUILD
413 #define CONFIG_VID
414 #endif
415 #define CONFIG_VOL_MONITOR_IR36021_SET
416 #define CONFIG_VOL_MONITOR_INA220
417 /* The lowest and highest voltage allowed for LS1046AQDS */
418 #define VDD_MV_MIN			819
419 #define VDD_MV_MAX			1212
420 
421 /*
422  * Miscellaneous configurable options
423  */
424 #define CONFIG_MISC_INIT_R
425 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
426 #define CONFIG_AUTO_COMPLETE
427 #define CONFIG_SYS_PBSIZE		\
428 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
429 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
430 
431 #define CONFIG_SYS_MEMTEST_START	0x80000000
432 #define CONFIG_SYS_MEMTEST_END		0x9fffffff
433 
434 #define CONFIG_SYS_HZ			1000
435 
436 #define CONFIG_SYS_INIT_SP_OFFSET \
437 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
438 
439 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
440 
441 /*
442  * Environment
443  */
444 #define CONFIG_ENV_OVERWRITE
445 
446 #ifdef CONFIG_NAND_BOOT
447 #define CONFIG_ENV_IS_IN_NAND
448 #define CONFIG_ENV_SIZE			0x2000
449 #define CONFIG_ENV_OFFSET		(24 * CONFIG_SYS_NAND_BLOCK_SIZE)
450 #elif defined(CONFIG_SD_BOOT)
451 #define CONFIG_ENV_OFFSET		(3 * 1024 * 1024)
452 #define CONFIG_ENV_IS_IN_MMC
453 #define CONFIG_SYS_MMC_ENV_DEV		0
454 #define CONFIG_ENV_SIZE			0x2000
455 #elif defined(CONFIG_QSPI_BOOT)
456 #define CONFIG_ENV_IS_IN_SPI_FLASH
457 #define CONFIG_ENV_SIZE			0x2000          /* 8KB */
458 #define CONFIG_ENV_OFFSET		0x300000        /* 3MB */
459 #define CONFIG_ENV_SECT_SIZE		0x10000
460 #else
461 #define CONFIG_ENV_IS_IN_FLASH
462 #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x300000)
463 #define CONFIG_ENV_SECT_SIZE		0x20000
464 #define CONFIG_ENV_SIZE			0x20000
465 #endif
466 
467 #define CONFIG_CMDLINE_TAG
468 
469 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
470 #define CONFIG_BOOTCOMMAND		"sf probe && sf read $kernel_load "    \
471 					"e0000 f00000 && bootm $kernel_load"
472 #else
473 #define CONFIG_BOOTCOMMAND		"cp.b $kernel_start $kernel_load "     \
474 					"$kernel_size && bootm $kernel_load"
475 #endif
476 
477 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
478 #define MTDPARTS_DEFAULT "mtdparts=1550000.quadspi:2m(uboot)," \
479 			"14m(free)"
480 #else
481 #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \
482 			"2m@0x100000(nor_bank0_uboot),"\
483 			"40m@0x1100000(nor_bank0_fit)," \
484 			"7m(nor_bank0_user)," \
485 			"2m@0x4100000(nor_bank4_uboot)," \
486 			"40m@0x5100000(nor_bank4_fit),"\
487 			"-(nor_bank4_user);" \
488 			"7e800000.flash:" \
489 			"4m(nand_uboot),36m(nand_kernel)," \
490 			"472m(nand_free);spi0.0:2m(uboot)," \
491 			"14m(free)"
492 #endif
493 
494 #include <asm/fsl_secure_boot.h>
495 
496 #endif /* __LS1046AQDS_H__ */
497