1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor
4  */
5 
6 #ifndef __LS1046A_COMMON_H
7 #define __LS1046A_COMMON_H
8 
9 /* SPL build */
10 #ifdef CONFIG_SPL_BUILD
11 #define SPL_NO_QBMAN
12 #define SPL_NO_FMAN
13 #define SPL_NO_ENV
14 #define SPL_NO_MISC
15 #define SPL_NO_QSPI
16 #define SPL_NO_USB
17 #define SPL_NO_SATA
18 #endif
19 #if defined(CONFIG_SPL_BUILD) && \
20 	(defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
21 #define SPL_NO_MMC
22 #endif
23 #if defined(CONFIG_SPL_BUILD)		&& \
24 	!defined(CONFIG_SPL_FSL_LS_PPA)
25 #define SPL_NO_IFC
26 #endif
27 
28 #define CONFIG_REMAKE_ELF
29 #define CONFIG_GICV2
30 
31 #include <asm/arch/config.h>
32 #include <asm/arch/stream_id_lsch2.h>
33 
34 /* Link Definitions */
35 #ifdef CONFIG_TFABOOT
36 #define CONFIG_SYS_INIT_SP_ADDR		CONFIG_SYS_TEXT_BASE
37 #else
38 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39 #endif
40 
41 #define CONFIG_SKIP_LOWLEVEL_INIT
42 
43 #define CONFIG_VERY_BIG_RAM
44 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000
45 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
46 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
47 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
48 
49 #define CPU_RELEASE_ADDR               secondary_boot_func
50 
51 /* Generic Timer Definitions */
52 #define COUNTER_FREQUENCY		25000000	/* 25MHz */
53 
54 /* Size of malloc() pool */
55 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
56 
57 /* Serial Port */
58 #define CONFIG_SYS_NS16550_SERIAL
59 #define CONFIG_SYS_NS16550_REG_SIZE	1
60 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
61 
62 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
63 
64 /* SD boot SPL */
65 #ifdef CONFIG_SD_BOOT
66 #define CONFIG_SPL_TEXT_BASE		0x10000000
67 #define CONFIG_SPL_MAX_SIZE		0x1f000		/* 124 KiB */
68 #define CONFIG_SPL_STACK		0x10020000
69 #define CONFIG_SPL_PAD_TO		0x21000		/* 132 KiB */
70 #define CONFIG_SPL_BSS_START_ADDR	0x8f000000
71 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
72 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
73 					CONFIG_SPL_BSS_MAX_SIZE)
74 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
75 
76 #ifdef CONFIG_SECURE_BOOT
77 #define CONFIG_U_BOOT_HDR_SIZE				(16 << 10)
78 /*
79  * HDR would be appended at end of image and copied to DDR along
80  * with U-Boot image. Here u-boot max. size is 512K. So if binary
81  * size increases then increase this size in case of secure boot as
82  * it uses raw u-boot image instead of fit image.
83  */
84 #define CONFIG_SYS_MONITOR_LEN		(0x100000 + CONFIG_U_BOOT_HDR_SIZE)
85 #else
86 #define CONFIG_SYS_MONITOR_LEN		0x100000
87 #endif /* ifdef CONFIG_SECURE_BOOT */
88 #endif
89 
90 #if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
91 #define CONFIG_SPL_TARGET		"spl/u-boot-spl.pbl"
92 #define CONFIG_SPL_TEXT_BASE		0x10000000
93 #define CONFIG_SPL_MAX_SIZE		0x1f000
94 #define CONFIG_SPL_STACK		0x10020000
95 #define CONFIG_SPL_PAD_TO		0x20000
96 #define CONFIG_SPL_BSS_START_ADDR	0x8f000000
97 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
98 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
99 					CONFIG_SPL_BSS_MAX_SIZE)
100 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
101 #define CONFIG_SYS_MONITOR_LEN		0x100000
102 #define CONFIG_SYS_UBOOT_START		CONFIG_SYS_TEXT_BASE
103 #endif
104 
105 /* NAND SPL */
106 #ifdef CONFIG_NAND_BOOT
107 #define CONFIG_SPL_PBL_PAD
108 #define CONFIG_SPL_LIBCOMMON_SUPPORT
109 #define CONFIG_SPL_LIBGENERIC_SUPPORT
110 #define CONFIG_SPL_ENV_SUPPORT
111 #define CONFIG_SPL_WATCHDOG_SUPPORT
112 #define CONFIG_SPL_I2C_SUPPORT
113 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
114 
115 #define CONFIG_SPL_NAND_SUPPORT
116 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
117 #define CONFIG_SPL_TEXT_BASE		0x10000000
118 #define CONFIG_SPL_MAX_SIZE		0x17000		/* 90 KiB */
119 #define CONFIG_SPL_STACK		0x1001f000
120 #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
121 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
122 
123 #define CONFIG_SPL_BSS_START_ADDR	0x8f000000
124 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
125 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
126 					CONFIG_SPL_BSS_MAX_SIZE)
127 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
128 #define CONFIG_SYS_MONITOR_LEN		0xa0000
129 #endif
130 
131 /* I2C */
132 #define CONFIG_SYS_I2C
133 
134 /* PCIe */
135 #define CONFIG_PCIE1		/* PCIE controller 1 */
136 #define CONFIG_PCIE2		/* PCIE controller 2 */
137 #define CONFIG_PCIE3		/* PCIE controller 3 */
138 
139 #ifdef CONFIG_PCI
140 #define CONFIG_PCI_SCAN_SHOW
141 #endif
142 
143 /* SATA */
144 #ifndef SPL_NO_SATA
145 #define CONFIG_SCSI_AHCI_PLAT
146 
147 #define CONFIG_SYS_SATA				AHCI_BASE_ADDR
148 
149 #define CONFIG_SYS_SCSI_MAX_SCSI_ID		1
150 #define CONFIG_SYS_SCSI_MAX_LUN			1
151 #define CONFIG_SYS_SCSI_MAX_DEVICE		(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
152 						CONFIG_SYS_SCSI_MAX_LUN)
153 #endif
154 
155 /* Command line configuration */
156 
157 /* MMC */
158 #ifndef SPL_NO_MMC
159 #ifdef CONFIG_MMC
160 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
161 #endif
162 #endif
163 
164 /* FMan ucode */
165 #ifndef SPL_NO_FMAN
166 #define CONFIG_SYS_DPAA_FMAN
167 #ifdef CONFIG_SYS_DPAA_FMAN
168 #define CONFIG_SYS_FM_MURAM_SIZE	0x60000
169 #endif
170 
171 #ifdef CONFIG_TFABOOT
172 #define CONFIG_SYS_FMAN_FW_ADDR		0x900000
173 #define CONFIG_ENV_SPI_BUS		0
174 #define CONFIG_ENV_SPI_CS		0
175 #define CONFIG_ENV_SPI_MAX_HZ		1000000
176 #define CONFIG_ENV_SPI_MODE		0x03
177 #else
178 #ifdef CONFIG_SD_BOOT
179 /*
180  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
181  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
182  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
183  */
184 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
185 #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x4800)
186 #elif defined(CONFIG_QSPI_BOOT)
187 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
188 #define CONFIG_SYS_FMAN_FW_ADDR		0x40900000
189 #define CONFIG_ENV_SPI_BUS		0
190 #define CONFIG_ENV_SPI_CS		0
191 #define CONFIG_ENV_SPI_MAX_HZ		1000000
192 #define CONFIG_ENV_SPI_MODE		0x03
193 #elif defined(CONFIG_NAND_BOOT)
194 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
195 #define CONFIG_SYS_FMAN_FW_ADDR		(36 * CONFIG_SYS_NAND_BLOCK_SIZE)
196 #else
197 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
198 #define CONFIG_SYS_FMAN_FW_ADDR		0x60900000
199 #endif
200 #endif
201 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
202 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
203 #endif
204 
205 /* Miscellaneous configurable options */
206 #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
207 
208 #define CONFIG_HWCONFIG
209 #define HWCONFIG_BUFFER_SIZE		128
210 
211 #ifndef CONFIG_SPL_BUILD
212 #define BOOT_TARGET_DEVICES(func) \
213 	func(SCSI, scsi, 0) \
214 	func(MMC, mmc, 0) \
215 	func(USB, usb, 0) \
216 	func(DHCP, dhcp, na)
217 #include <config_distro_bootcmd.h>
218 #endif
219 
220 #ifndef SPL_NO_MISC
221 /* Initial environment variables */
222 #define CONFIG_EXTRA_ENV_SETTINGS		\
223 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
224 	"ramdisk_addr=0x800000\0"		\
225 	"ramdisk_size=0x2000000\0"		\
226 	"fdt_high=0xffffffffffffffff\0"		\
227 	"initrd_high=0xffffffffffffffff\0"	\
228 	"fdt_addr=0x64f00000\0"                 \
229 	"kernel_addr=0x65000000\0"              \
230 	"scriptaddr=0x80000000\0"               \
231 	"scripthdraddr=0x80080000\0"		\
232 	"fdtheader_addr_r=0x80100000\0"         \
233 	"kernelheader_addr_r=0x80200000\0"      \
234 	"load_addr=0xa0000000\0"            \
235 	"kernel_addr_r=0x81000000\0"            \
236 	"fdt_addr_r=0x90000000\0"               \
237 	"ramdisk_addr_r=0xa0000000\0"           \
238 	"kernel_start=0x1000000\0"		\
239 	"kernelheader_start=0x800000\0"		\
240 	"kernel_load=0xa0000000\0"		\
241 	"kernel_size=0x2800000\0"		\
242 	"kernelheader_size=0x40000\0"		\
243 	"kernel_addr_sd=0x8000\0"		\
244 	"kernel_size_sd=0x14000\0"		\
245 	"kernelhdr_addr_sd=0x4000\0"		\
246 	"kernelhdr_size_sd=0x10\0"		\
247 	"console=ttyS0,115200\0"                \
248 	 CONFIG_MTDPARTS_DEFAULT "\0"		\
249 	BOOTENV					\
250 	"boot_scripts=ls1046ardb_boot.scr\0"    \
251 	"boot_script_hdr=hdr_ls1046ardb_bs.out\0"	\
252 	"scan_dev_for_boot_part="               \
253 		"part list ${devtype} ${devnum} devplist; "   \
254 		"env exists devplist || setenv devplist 1; "  \
255 		"for distro_bootpart in ${devplist}; do "     \
256 		  "if fstype ${devtype} "                  \
257 			"${devnum}:${distro_bootpart} "      \
258 			"bootfstype; then "                  \
259 			"run scan_dev_for_boot; "            \
260 		  "fi; "                                   \
261 		"done\0"                                   \
262 	"boot_a_script="				  \
263 		"load ${devtype} ${devnum}:${distro_bootpart} "  \
264 			"${scriptaddr} ${prefix}${script}; "    \
265 		"env exists secureboot && load ${devtype} "     \
266 			"${devnum}:${distro_bootpart} "		\
267 			"${scripthdraddr} ${prefix}${boot_script_hdr} " \
268 			"&& esbc_validate ${scripthdraddr};"    \
269 		"source ${scriptaddr}\0"	  \
270 	"qspi_bootcmd=echo Trying load from qspi..;"      \
271 		"sf probe && sf read $load_addr "         \
272 		"$kernel_start $kernel_size; env exists secureboot "	\
273 		"&& sf read $kernelheader_addr_r $kernelheader_start "	\
274 		"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
275 		"bootm $load_addr#$board\0"		\
276 	"sd_bootcmd=echo Trying load from SD ..;"	\
277 		"mmcinfo; mmc read $load_addr "		\
278 		"$kernel_addr_sd $kernel_size_sd && "	\
279 		"env exists secureboot && mmc read $kernelheader_addr_r "		\
280 		"$kernelhdr_addr_sd $kernelhdr_size_sd "		\
281 		" && esbc_validate ${kernelheader_addr_r};"	\
282 		"bootm $load_addr#$board\0"
283 
284 #endif
285 
286 /* Monitor Command Prompt */
287 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
288 
289 #define CONFIG_SYS_MAXARGS		64	/* max command args */
290 
291 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
292 
293 #include <asm/arch/soc.h>
294 
295 #endif /* __LS1046A_COMMON_H */
296