1 /* 2 * Copyright 2016 Freescale Semiconductor 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __LS1046A_COMMON_H 8 #define __LS1046A_COMMON_H 9 10 /* SPL build */ 11 #ifdef CONFIG_SPL_BUILD 12 #define SPL_NO_QBMAN 13 #define SPL_NO_FMAN 14 #define SPL_NO_ENV 15 #define SPL_NO_MISC 16 #define SPL_NO_QSPI 17 #define SPL_NO_USB 18 #define SPL_NO_SATA 19 #endif 20 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT)) 21 #define SPL_NO_MMC 22 #endif 23 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT)) 24 #define SPL_NO_IFC 25 #endif 26 27 #define CONFIG_REMAKE_ELF 28 #define CONFIG_FSL_LAYERSCAPE 29 #define CONFIG_MP 30 #define CONFIG_GICV2 31 32 #include <asm/arch/config.h> 33 #include <asm/arch/stream_id_lsch2.h> 34 35 /* Link Definitions */ 36 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 37 38 #define CONFIG_SUPPORT_RAW_INITRD 39 40 #define CONFIG_SKIP_LOWLEVEL_INIT 41 42 #define CONFIG_VERY_BIG_RAM 43 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 44 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 45 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 46 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 47 48 #define CPU_RELEASE_ADDR secondary_boot_func 49 50 /* Generic Timer Definitions */ 51 #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 52 53 /* Size of malloc() pool */ 54 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 55 56 /* Serial Port */ 57 #define CONFIG_CONS_INDEX 1 58 #define CONFIG_SYS_NS16550_SERIAL 59 #define CONFIG_SYS_NS16550_REG_SIZE 1 60 #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 61 62 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 63 64 /* SD boot SPL */ 65 #ifdef CONFIG_SD_BOOT 66 #define CONFIG_SPL_FRAMEWORK 67 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 68 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 69 #define CONFIG_SPL_LIBCOMMON_SUPPORT 70 #define CONFIG_SPL_LIBGENERIC_SUPPORT 71 #define CONFIG_SPL_ENV_SUPPORT 72 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 73 #define CONFIG_SPL_WATCHDOG_SUPPORT 74 #define CONFIG_SPL_I2C_SUPPORT 75 #define CONFIG_SPL_SERIAL_SUPPORT 76 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 77 78 #define CONFIG_SPL_MMC_SUPPORT 79 #define CONFIG_SPL_TEXT_BASE 0x10000000 80 #define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */ 81 #define CONFIG_SPL_STACK 0x10020000 82 #define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */ 83 #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 84 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 85 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 86 CONFIG_SPL_BSS_MAX_SIZE) 87 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 88 89 #ifdef CONFIG_SECURE_BOOT 90 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 91 /* 92 * HDR would be appended at end of image and copied to DDR along 93 * with U-Boot image. Here u-boot max. size is 512K. So if binary 94 * size increases then increase this size in case of secure boot as 95 * it uses raw u-boot image instead of fit image. 96 */ 97 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 98 #else 99 #define CONFIG_SYS_MONITOR_LEN 0x100000 100 #endif /* ifdef CONFIG_SECURE_BOOT */ 101 #endif 102 103 /* NAND SPL */ 104 #ifdef CONFIG_NAND_BOOT 105 #define CONFIG_SPL_PBL_PAD 106 #define CONFIG_SPL_FRAMEWORK 107 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 108 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 109 #define CONFIG_SPL_LIBCOMMON_SUPPORT 110 #define CONFIG_SPL_LIBGENERIC_SUPPORT 111 #define CONFIG_SPL_ENV_SUPPORT 112 #define CONFIG_SPL_WATCHDOG_SUPPORT 113 #define CONFIG_SPL_I2C_SUPPORT 114 #define CONFIG_SPL_SERIAL_SUPPORT 115 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 116 117 #define CONFIG_SPL_NAND_SUPPORT 118 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 119 #define CONFIG_SPL_TEXT_BASE 0x10000000 120 #define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */ 121 #define CONFIG_SPL_STACK 0x1001f000 122 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 123 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 124 125 #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 126 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 127 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 128 CONFIG_SPL_BSS_MAX_SIZE) 129 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 130 #define CONFIG_SYS_MONITOR_LEN 0xa0000 131 #endif 132 133 /* I2C */ 134 #define CONFIG_SYS_I2C 135 #define CONFIG_SYS_I2C_MXC 136 #define CONFIG_SYS_I2C_MXC_I2C1 137 #define CONFIG_SYS_I2C_MXC_I2C2 138 #define CONFIG_SYS_I2C_MXC_I2C3 139 #define CONFIG_SYS_I2C_MXC_I2C4 140 141 /* PCIe */ 142 #define CONFIG_PCIE1 /* PCIE controller 1 */ 143 #define CONFIG_PCIE2 /* PCIE controller 2 */ 144 #define CONFIG_PCIE3 /* PCIE controller 3 */ 145 146 #ifdef CONFIG_PCI 147 #define CONFIG_PCI_SCAN_SHOW 148 #define CONFIG_CMD_PCI 149 #endif 150 151 /* Command line configuration */ 152 153 /* MMC */ 154 #ifndef SPL_NO_MMC 155 #ifdef CONFIG_MMC 156 #define CONFIG_FSL_ESDHC 157 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 158 #endif 159 #endif 160 161 #ifndef SPL_NO_QBMAN 162 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 163 #endif 164 165 /* FMan ucode */ 166 #ifndef SPL_NO_FMAN 167 #define CONFIG_SYS_DPAA_FMAN 168 #ifdef CONFIG_SYS_DPAA_FMAN 169 #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 170 #endif 171 172 #ifdef CONFIG_SD_BOOT 173 /* 174 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 175 * about 1MB (2048 blocks), Env is stored after the image, and the env size is 176 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800). 177 */ 178 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 179 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) 180 #elif defined(CONFIG_QSPI_BOOT) 181 #define CONFIG_SYS_QE_FW_IN_SPIFLASH 182 #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 183 #define CONFIG_ENV_SPI_BUS 0 184 #define CONFIG_ENV_SPI_CS 0 185 #define CONFIG_ENV_SPI_MAX_HZ 1000000 186 #define CONFIG_ENV_SPI_MODE 0x03 187 #elif defined(CONFIG_NAND_BOOT) 188 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 189 #define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE) 190 #else 191 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 192 #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 193 #endif 194 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 195 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 196 #endif 197 198 /* Miscellaneous configurable options */ 199 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 200 201 #define CONFIG_HWCONFIG 202 #define HWCONFIG_BUFFER_SIZE 128 203 204 #ifndef SPL_NO_MISC 205 /* Initial environment variables */ 206 #define CONFIG_EXTRA_ENV_SETTINGS \ 207 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 208 "loadaddr=0x80100000\0" \ 209 "ramdisk_addr=0x800000\0" \ 210 "ramdisk_size=0x2000000\0" \ 211 "fdt_high=0xffffffffffffffff\0" \ 212 "initrd_high=0xffffffffffffffff\0" \ 213 "kernel_start=0x1000000\0" \ 214 "kernel_load=0xa0000000\0" \ 215 "kernel_size=0x2800000\0" \ 216 "console=ttyS0,115200\0" \ 217 MTDPARTS_DEFAULT "\0" 218 219 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 220 "earlycon=uart8250,mmio,0x21c0500 " \ 221 MTDPARTS_DEFAULT 222 #endif 223 224 /* Monitor Command Prompt */ 225 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 226 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 227 sizeof(CONFIG_SYS_PROMPT) + 16) 228 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 229 #define CONFIG_SYS_LONGHELP 230 231 #ifndef SPL_NO_MISC 232 #define CONFIG_CMDLINE_EDITING 1 233 #endif 234 235 #define CONFIG_AUTO_COMPLETE 236 #define CONFIG_SYS_MAXARGS 64 /* max command args */ 237 238 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 239 240 #endif /* __LS1046A_COMMON_H */ 241