1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor
4  */
5 
6 #ifndef __LS1046A_COMMON_H
7 #define __LS1046A_COMMON_H
8 
9 /* SPL build */
10 #ifdef CONFIG_SPL_BUILD
11 #define SPL_NO_QBMAN
12 #define SPL_NO_FMAN
13 #define SPL_NO_ENV
14 #define SPL_NO_MISC
15 #define SPL_NO_QSPI
16 #define SPL_NO_USB
17 #define SPL_NO_SATA
18 #endif
19 #if defined(CONFIG_SPL_BUILD) && \
20 	(defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
21 #define SPL_NO_MMC
22 #endif
23 #if defined(CONFIG_SPL_BUILD)		&& \
24 	!defined(CONFIG_SPL_FSL_LS_PPA)
25 #define SPL_NO_IFC
26 #endif
27 
28 #define CONFIG_REMAKE_ELF
29 #define CONFIG_FSL_LAYERSCAPE
30 #define CONFIG_GICV2
31 
32 #include <asm/arch/config.h>
33 #include <asm/arch/stream_id_lsch2.h>
34 
35 /* Link Definitions */
36 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37 
38 #define CONFIG_SKIP_LOWLEVEL_INIT
39 
40 #define CONFIG_VERY_BIG_RAM
41 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000
42 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
43 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
44 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
45 
46 #define CPU_RELEASE_ADDR               secondary_boot_func
47 
48 /* Generic Timer Definitions */
49 #define COUNTER_FREQUENCY		25000000	/* 25MHz */
50 
51 /* Size of malloc() pool */
52 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
53 
54 /* Serial Port */
55 #define CONFIG_SYS_NS16550_SERIAL
56 #define CONFIG_SYS_NS16550_REG_SIZE	1
57 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
58 
59 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
60 
61 /* SD boot SPL */
62 #ifdef CONFIG_SD_BOOT
63 #define CONFIG_SPL_TEXT_BASE		0x10000000
64 #define CONFIG_SPL_MAX_SIZE		0x1f000		/* 124 KiB */
65 #define CONFIG_SPL_STACK		0x10020000
66 #define CONFIG_SPL_PAD_TO		0x21000		/* 132 KiB */
67 #define CONFIG_SPL_BSS_START_ADDR	0x8f000000
68 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
69 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
70 					CONFIG_SPL_BSS_MAX_SIZE)
71 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
72 
73 #ifdef CONFIG_SECURE_BOOT
74 #define CONFIG_U_BOOT_HDR_SIZE				(16 << 10)
75 /*
76  * HDR would be appended at end of image and copied to DDR along
77  * with U-Boot image. Here u-boot max. size is 512K. So if binary
78  * size increases then increase this size in case of secure boot as
79  * it uses raw u-boot image instead of fit image.
80  */
81 #define CONFIG_SYS_MONITOR_LEN		(0x100000 + CONFIG_U_BOOT_HDR_SIZE)
82 #else
83 #define CONFIG_SYS_MONITOR_LEN		0x100000
84 #endif /* ifdef CONFIG_SECURE_BOOT */
85 #endif
86 
87 #if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
88 #define CONFIG_SPL_TARGET		"spl/u-boot-spl.pbl"
89 #define CONFIG_SPL_TEXT_BASE		0x10000000
90 #define CONFIG_SPL_MAX_SIZE		0x1f000
91 #define CONFIG_SPL_STACK		0x10020000
92 #define CONFIG_SPL_PAD_TO		0x20000
93 #define CONFIG_SPL_BSS_START_ADDR	0x8f000000
94 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
95 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
96 					CONFIG_SPL_BSS_MAX_SIZE)
97 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
98 #define CONFIG_SYS_MONITOR_LEN		0x100000
99 #define CONFIG_SYS_UBOOT_START		CONFIG_SYS_TEXT_BASE
100 #endif
101 
102 /* NAND SPL */
103 #ifdef CONFIG_NAND_BOOT
104 #define CONFIG_SPL_PBL_PAD
105 #define CONFIG_SPL_LIBCOMMON_SUPPORT
106 #define CONFIG_SPL_LIBGENERIC_SUPPORT
107 #define CONFIG_SPL_ENV_SUPPORT
108 #define CONFIG_SPL_WATCHDOG_SUPPORT
109 #define CONFIG_SPL_I2C_SUPPORT
110 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
111 
112 #define CONFIG_SPL_NAND_SUPPORT
113 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
114 #define CONFIG_SPL_TEXT_BASE		0x10000000
115 #define CONFIG_SPL_MAX_SIZE		0x17000		/* 90 KiB */
116 #define CONFIG_SPL_STACK		0x1001f000
117 #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
118 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
119 
120 #define CONFIG_SPL_BSS_START_ADDR	0x8f000000
121 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
122 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
123 					CONFIG_SPL_BSS_MAX_SIZE)
124 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
125 #define CONFIG_SYS_MONITOR_LEN		0xa0000
126 #endif
127 
128 /* I2C */
129 #define CONFIG_SYS_I2C
130 
131 /* PCIe */
132 #define CONFIG_PCIE1		/* PCIE controller 1 */
133 #define CONFIG_PCIE2		/* PCIE controller 2 */
134 #define CONFIG_PCIE3		/* PCIE controller 3 */
135 
136 #ifdef CONFIG_PCI
137 #define CONFIG_PCI_SCAN_SHOW
138 #endif
139 
140 /* SATA */
141 #ifndef SPL_NO_SATA
142 #define CONFIG_SCSI_AHCI_PLAT
143 
144 #define CONFIG_SYS_SATA				AHCI_BASE_ADDR
145 
146 #define CONFIG_SYS_SCSI_MAX_SCSI_ID		1
147 #define CONFIG_SYS_SCSI_MAX_LUN			1
148 #define CONFIG_SYS_SCSI_MAX_DEVICE		(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
149 						CONFIG_SYS_SCSI_MAX_LUN)
150 #endif
151 
152 /* Command line configuration */
153 
154 /* MMC */
155 #ifndef SPL_NO_MMC
156 #ifdef CONFIG_MMC
157 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
158 #endif
159 #endif
160 
161 /* FMan ucode */
162 #ifndef SPL_NO_FMAN
163 #define CONFIG_SYS_DPAA_FMAN
164 #ifdef CONFIG_SYS_DPAA_FMAN
165 #define CONFIG_SYS_FM_MURAM_SIZE	0x60000
166 #endif
167 
168 #ifdef CONFIG_SD_BOOT
169 /*
170  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
171  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
172  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
173  */
174 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
175 #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x4800)
176 #elif defined(CONFIG_QSPI_BOOT)
177 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
178 #define CONFIG_SYS_FMAN_FW_ADDR		0x40900000
179 #define CONFIG_ENV_SPI_BUS		0
180 #define CONFIG_ENV_SPI_CS		0
181 #define CONFIG_ENV_SPI_MAX_HZ		1000000
182 #define CONFIG_ENV_SPI_MODE		0x03
183 #elif defined(CONFIG_NAND_BOOT)
184 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
185 #define CONFIG_SYS_FMAN_FW_ADDR		(36 * CONFIG_SYS_NAND_BLOCK_SIZE)
186 #else
187 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
188 #define CONFIG_SYS_FMAN_FW_ADDR		0x60900000
189 #endif
190 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
191 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
192 #endif
193 
194 /* Miscellaneous configurable options */
195 #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
196 
197 #define CONFIG_HWCONFIG
198 #define HWCONFIG_BUFFER_SIZE		128
199 
200 #ifndef CONFIG_SPL_BUILD
201 #define BOOT_TARGET_DEVICES(func) \
202 	func(SCSI, scsi, 0) \
203 	func(MMC, mmc, 0) \
204 	func(USB, usb, 0)
205 #include <config_distro_bootcmd.h>
206 #endif
207 
208 #ifndef SPL_NO_MISC
209 /* Initial environment variables */
210 #define CONFIG_EXTRA_ENV_SETTINGS		\
211 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
212 	"ramdisk_addr=0x800000\0"		\
213 	"ramdisk_size=0x2000000\0"		\
214 	"fdt_high=0xffffffffffffffff\0"		\
215 	"initrd_high=0xffffffffffffffff\0"	\
216 	"fdt_addr=0x64f00000\0"                 \
217 	"kernel_addr=0x65000000\0"              \
218 	"scriptaddr=0x80000000\0"               \
219 	"scripthdraddr=0x80080000\0"		\
220 	"fdtheader_addr_r=0x80100000\0"         \
221 	"kernelheader_addr_r=0x80200000\0"      \
222 	"load_addr=0xa0000000\0"            \
223 	"kernel_addr_r=0x81000000\0"            \
224 	"fdt_addr_r=0x90000000\0"               \
225 	"ramdisk_addr_r=0xa0000000\0"           \
226 	"kernel_start=0x1000000\0"		\
227 	"kernelheader_start=0x800000\0"		\
228 	"kernel_load=0xa0000000\0"		\
229 	"kernel_size=0x2800000\0"		\
230 	"kernelheader_size=0x40000\0"		\
231 	"kernel_addr_sd=0x8000\0"		\
232 	"kernel_size_sd=0x14000\0"		\
233 	"kernelhdr_addr_sd=0x4000\0"		\
234 	"kernelhdr_size_sd=0x10\0"		\
235 	"console=ttyS0,115200\0"                \
236 	 CONFIG_MTDPARTS_DEFAULT "\0"		\
237 	BOOTENV					\
238 	"boot_scripts=ls1046ardb_boot.scr\0"    \
239 	"boot_script_hdr=hdr_ls1046ardb_bs.out\0"	\
240 	"scan_dev_for_boot_part="               \
241 		"part list ${devtype} ${devnum} devplist; "   \
242 		"env exists devplist || setenv devplist 1; "  \
243 		"for distro_bootpart in ${devplist}; do "     \
244 		  "if fstype ${devtype} "                  \
245 			"${devnum}:${distro_bootpart} "      \
246 			"bootfstype; then "                  \
247 			"run scan_dev_for_boot; "            \
248 		  "fi; "                                   \
249 		"done\0"                                   \
250 	"scan_dev_for_boot="				  \
251 		"echo Scanning ${devtype} "		  \
252 				"${devnum}:${distro_bootpart}...; "  \
253 		"for prefix in ${boot_prefixes}; do "	  \
254 			"run scan_dev_for_scripts; "	  \
255 		"done;"					  \
256 		"\0"					  \
257 	"boot_a_script="				  \
258 		"load ${devtype} ${devnum}:${distro_bootpart} "  \
259 			"${scriptaddr} ${prefix}${script}; "    \
260 		"env exists secureboot && load ${devtype} "     \
261 			"${devnum}:${distro_bootpart} "		\
262 			"${scripthdraddr} ${prefix}${boot_script_hdr} " \
263 			"&& esbc_validate ${scripthdraddr};"    \
264 		"source ${scriptaddr}\0"	  \
265 	"qspi_bootcmd=echo Trying load from qspi..;"      \
266 		"sf probe && sf read $load_addr "         \
267 		"$kernel_start $kernel_size; env exists secureboot "	\
268 		"&& sf read $kernelheader_addr_r $kernelheader_start "	\
269 		"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
270 		"bootm $load_addr#$board\0"		\
271 	"sd_bootcmd=echo Trying load from SD ..;"	\
272 		"mmcinfo; mmc read $load_addr "		\
273 		"$kernel_addr_sd $kernel_size_sd && "	\
274 		"env exists secureboot && mmc read $kernelheader_addr_r "		\
275 		"$kernelhdr_addr_sd $kernelhdr_size_sd "		\
276 		" && esbc_validate ${kernelheader_addr_r};"	\
277 		"bootm $load_addr#$board\0"
278 
279 #endif
280 
281 /* Monitor Command Prompt */
282 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
283 
284 #define CONFIG_SYS_MAXARGS		64	/* max command args */
285 
286 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
287 
288 #include <asm/arch/soc.h>
289 
290 #endif /* __LS1046A_COMMON_H */
291