1 /* 2 * Copyright 2015 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __LS1043AQDS_H__ 8 #define __LS1043AQDS_H__ 9 10 #include "ls1043a_common.h" 11 12 #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT) 13 #define CONFIG_SYS_TEXT_BASE 0x82000000 14 #elif defined(CONFIG_QSPI_BOOT) 15 #define CONFIG_SYS_TEXT_BASE 0x40010000 16 #else 17 #define CONFIG_SYS_TEXT_BASE 0x60100000 18 #endif 19 20 #ifndef __ASSEMBLY__ 21 unsigned long get_board_sys_clk(void); 22 unsigned long get_board_ddr_clk(void); 23 #endif 24 25 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 26 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 27 28 #define CONFIG_SKIP_LOWLEVEL_INIT 29 30 #define CONFIG_LAYERSCAPE_NS_ACCESS 31 32 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 33 /* Physical Memory Map */ 34 #define CONFIG_CHIP_SELECTS_PER_CTRL 4 35 #define CONFIG_NR_DRAM_BANKS 2 36 37 #define CONFIG_DDR_SPD 38 #define SPD_EEPROM_ADDRESS 0x51 39 #define CONFIG_SYS_SPD_BUS_NUM 0 40 41 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 42 43 #define CONFIG_DDR_ECC 44 #ifdef CONFIG_DDR_ECC 45 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 46 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 47 #endif 48 49 #ifdef CONFIG_SYS_DPAA_FMAN 50 #define CONFIG_FMAN_ENET 51 #define CONFIG_PHYLIB 52 #define CONFIG_PHY_VITESSE 53 #define CONFIG_PHY_REALTEK 54 #define CONFIG_PHYLIB_10G 55 #define RGMII_PHY1_ADDR 0x1 56 #define RGMII_PHY2_ADDR 0x2 57 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 58 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 59 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 60 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 61 /* PHY address on QSGMII riser card on slot 1 */ 62 #define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4 63 #define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5 64 #define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6 65 #define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7 66 /* PHY address on QSGMII riser card on slot 2 */ 67 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8 68 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9 69 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA 70 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB 71 #endif 72 73 #ifdef CONFIG_RAMBOOT_PBL 74 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043aqds/ls1043aqds_pbi.cfg 75 #endif 76 77 #ifdef CONFIG_NAND_BOOT 78 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_nand.cfg 79 #endif 80 81 #ifdef CONFIG_SD_BOOT 82 #ifdef CONFIG_SD_BOOT_QSPI 83 #define CONFIG_SYS_FSL_PBL_RCW \ 84 board/freescale/ls1043aqds/ls1043aqds_rcw_sd_qspi.cfg 85 #else 86 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_sd_ifc.cfg 87 #endif 88 #endif 89 90 /* LPUART */ 91 #ifdef CONFIG_LPUART 92 #define CONFIG_LPUART_32B_REG 93 #endif 94 95 /* SATA */ 96 #define CONFIG_LIBATA 97 #define CONFIG_SCSI_AHCI 98 #define CONFIG_SCSI_AHCI_PLAT 99 #define CONFIG_SCSI 100 #define CONFIG_DOS_PARTITION 101 #define CONFIG_BOARD_LATE_INIT 102 103 /* EEPROM */ 104 #define CONFIG_ID_EEPROM 105 #define CONFIG_SYS_I2C_EEPROM_NXID 106 #define CONFIG_SYS_EEPROM_BUS_NUM 0 107 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 108 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 109 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 110 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 111 112 #define CONFIG_SYS_SATA AHCI_BASE_ADDR 113 114 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 115 #define CONFIG_SYS_SCSI_MAX_LUN 1 116 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 117 CONFIG_SYS_SCSI_MAX_LUN) 118 119 /* 120 * IFC Definitions 121 */ 122 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 123 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 124 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 125 CSPR_PORT_SIZE_16 | \ 126 CSPR_MSEL_NOR | \ 127 CSPR_V) 128 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 129 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 130 + 0x8000000) | \ 131 CSPR_PORT_SIZE_16 | \ 132 CSPR_MSEL_NOR | \ 133 CSPR_V) 134 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 135 136 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 137 CSOR_NOR_TRHZ_80) 138 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 139 FTIM0_NOR_TEADC(0x5) | \ 140 FTIM0_NOR_TEAHC(0x5)) 141 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 142 FTIM1_NOR_TRAD_NOR(0x1a) | \ 143 FTIM1_NOR_TSEQRAD_NOR(0x13)) 144 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 145 FTIM2_NOR_TCH(0x4) | \ 146 FTIM2_NOR_TWPH(0xe) | \ 147 FTIM2_NOR_TWP(0x1c)) 148 #define CONFIG_SYS_NOR_FTIM3 0 149 150 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 151 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 152 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 153 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 154 155 #define CONFIG_SYS_FLASH_EMPTY_INFO 156 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 157 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 158 159 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 160 #define CONFIG_SYS_WRITE_SWAPPED_DATA 161 162 /* 163 * NAND Flash Definitions 164 */ 165 #define CONFIG_NAND_FSL_IFC 166 167 #define CONFIG_SYS_NAND_BASE 0x7e800000 168 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 169 170 #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 171 172 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 173 | CSPR_PORT_SIZE_8 \ 174 | CSPR_MSEL_NAND \ 175 | CSPR_V) 176 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 177 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 178 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 179 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 180 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 181 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 182 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 183 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 184 185 #define CONFIG_SYS_NAND_ONFI_DETECTION 186 187 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 188 FTIM0_NAND_TWP(0x18) | \ 189 FTIM0_NAND_TWCHT(0x7) | \ 190 FTIM0_NAND_TWH(0xa)) 191 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 192 FTIM1_NAND_TWBE(0x39) | \ 193 FTIM1_NAND_TRR(0xe) | \ 194 FTIM1_NAND_TRP(0x18)) 195 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 196 FTIM2_NAND_TREH(0xa) | \ 197 FTIM2_NAND_TWHRE(0x1e)) 198 #define CONFIG_SYS_NAND_FTIM3 0x0 199 200 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 201 #define CONFIG_SYS_MAX_NAND_DEVICE 1 202 #define CONFIG_MTD_NAND_VERIFY_WRITE 203 #define CONFIG_CMD_NAND 204 205 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 206 #endif 207 208 #ifdef CONFIG_NAND_BOOT 209 #define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */ 210 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 211 #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 << 10) 212 #endif 213 214 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 215 #define CONFIG_QIXIS_I2C_ACCESS 216 #define CONFIG_SYS_I2C_EARLY_INIT 217 #define CONFIG_SYS_NO_FLASH 218 #endif 219 220 /* 221 * QIXIS Definitions 222 */ 223 #define CONFIG_FSL_QIXIS 224 225 #ifdef CONFIG_FSL_QIXIS 226 #define QIXIS_BASE 0x7fb00000 227 #define QIXIS_BASE_PHYS QIXIS_BASE 228 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 229 #define QIXIS_LBMAP_SWITCH 6 230 #define QIXIS_LBMAP_MASK 0x0f 231 #define QIXIS_LBMAP_SHIFT 0 232 #define QIXIS_LBMAP_DFLTBANK 0x00 233 #define QIXIS_LBMAP_ALTBANK 0x04 234 #define QIXIS_LBMAP_NAND 0x09 235 #define QIXIS_LBMAP_SD 0x00 236 #define QIXIS_LBMAP_SD_QSPI 0xff 237 #define QIXIS_LBMAP_QSPI 0xff 238 #define QIXIS_RCW_SRC_NAND 0x106 239 #define QIXIS_RCW_SRC_SD 0x040 240 #define QIXIS_RCW_SRC_QSPI 0x045 241 #define QIXIS_RST_CTL_RESET 0x41 242 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 243 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 244 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 245 246 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 247 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 248 CSPR_PORT_SIZE_8 | \ 249 CSPR_MSEL_GPCM | \ 250 CSPR_V) 251 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 252 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 253 CSOR_NOR_NOR_MODE_AVD_NOR | \ 254 CSOR_NOR_TRHZ_80) 255 256 /* 257 * QIXIS Timing parameters for IFC GPCM 258 */ 259 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \ 260 FTIM0_GPCM_TEADC(0x20) | \ 261 FTIM0_GPCM_TEAHC(0x10)) 262 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \ 263 FTIM1_GPCM_TRAD(0x1f)) 264 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \ 265 FTIM2_GPCM_TCH(0x8) | \ 266 FTIM2_GPCM_TWP(0xf0)) 267 #define CONFIG_SYS_FPGA_FTIM3 0x0 268 #endif 269 270 #ifdef CONFIG_NAND_BOOT 271 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 272 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 273 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 274 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 275 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 276 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 277 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 278 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 279 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 280 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 281 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 282 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 283 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 284 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 285 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 286 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 287 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 288 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 289 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 290 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 291 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 292 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 293 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 294 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 295 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 296 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 297 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 298 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 299 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 300 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 301 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 302 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 303 #else 304 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 305 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 306 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 307 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 308 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 309 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 310 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 311 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 312 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 313 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 314 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 315 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 316 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 317 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 318 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 319 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 320 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 321 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 322 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 323 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 324 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 325 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 326 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 327 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 328 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 329 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 330 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 331 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 332 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 333 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 334 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 335 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 336 #endif 337 338 /* 339 * I2C bus multiplexer 340 */ 341 #define I2C_MUX_PCA_ADDR_PRI 0x77 342 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */ 343 #define I2C_RETIMER_ADDR 0x18 344 #define I2C_MUX_CH_DEFAULT 0x8 345 #define I2C_MUX_CH_CH7301 0xC 346 #define I2C_MUX_CH5 0xD 347 #define I2C_MUX_CH7 0xF 348 349 #define I2C_MUX_CH_VOL_MONITOR 0xa 350 351 /* Voltage monitor on channel 2*/ 352 #define I2C_VOL_MONITOR_ADDR 0x40 353 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 354 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 355 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 356 357 #define CONFIG_VID_FLS_ENV "ls1043aqds_vdd_mv" 358 #ifndef CONFIG_SPL_BUILD 359 #define CONFIG_VID 360 #endif 361 #define CONFIG_VOL_MONITOR_IR36021_SET 362 #define CONFIG_VOL_MONITOR_INA220 363 /* The lowest and highest voltage allowed for LS1043AQDS */ 364 #define VDD_MV_MIN 819 365 #define VDD_MV_MAX 1212 366 367 /* QSPI device */ 368 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 369 #define CONFIG_FSL_QSPI 370 #ifdef CONFIG_FSL_QSPI 371 #define CONFIG_SPI_FLASH_SPANSION 372 #define FSL_QSPI_FLASH_SIZE (1 << 24) 373 #define FSL_QSPI_FLASH_NUM 2 374 #endif 375 #endif 376 377 /* USB */ 378 #define CONFIG_HAS_FSL_XHCI_USB 379 #ifdef CONFIG_HAS_FSL_XHCI_USB 380 #define CONFIG_USB_XHCI_FSL 381 #define CONFIG_USB_MAX_CONTROLLER_COUNT 3 382 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 383 #endif 384 385 /* 386 * Miscellaneous configurable options 387 */ 388 #define CONFIG_MISC_INIT_R 389 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 390 #define CONFIG_AUTO_COMPLETE 391 #define CONFIG_SYS_PBSIZE \ 392 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 393 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 394 395 #define CONFIG_SYS_MEMTEST_START 0x80000000 396 #define CONFIG_SYS_MEMTEST_END 0x9fffffff 397 398 #define CONFIG_SYS_HZ 1000 399 400 /* 401 * Stack sizes 402 * The stack sizes are set up in start.S using the settings below 403 */ 404 #define CONFIG_STACKSIZE (30 * 1024) 405 406 #define CONFIG_SYS_INIT_SP_OFFSET \ 407 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 408 409 #ifdef CONFIG_SPL_BUILD 410 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 411 #else 412 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 413 #endif 414 415 /* 416 * Environment 417 */ 418 #define CONFIG_ENV_OVERWRITE 419 420 #ifdef CONFIG_NAND_BOOT 421 #define CONFIG_ENV_IS_IN_NAND 422 #define CONFIG_ENV_SIZE 0x2000 423 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 424 #elif defined(CONFIG_SD_BOOT) 425 #define CONFIG_ENV_OFFSET (1024 * 1024) 426 #define CONFIG_ENV_IS_IN_MMC 427 #define CONFIG_SYS_MMC_ENV_DEV 0 428 #define CONFIG_ENV_SIZE 0x2000 429 #elif defined(CONFIG_QSPI_BOOT) 430 #define CONFIG_ENV_IS_IN_SPI_FLASH 431 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 432 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 433 #define CONFIG_ENV_SECT_SIZE 0x10000 434 #else 435 #define CONFIG_ENV_IS_IN_FLASH 436 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000) 437 #define CONFIG_ENV_SECT_SIZE 0x20000 438 #define CONFIG_ENV_SIZE 0x20000 439 #endif 440 441 #define CONFIG_CMDLINE_TAG 442 443 #include <asm/fsl_secure_boot.h> 444 445 #endif /* __LS1043AQDS_H__ */ 446