1 /*
2  * Copyright (C) 2015 Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __LS1043A_COMMON_H
8 #define __LS1043A_COMMON_H
9 
10 #define CONFIG_REMAKE_ELF
11 #define CONFIG_FSL_LAYERSCAPE
12 #define CONFIG_LS1043A
13 #define CONFIG_MP
14 #define CONFIG_SYS_FSL_CLK
15 #define CONFIG_GICV2
16 
17 #include <asm/arch/config.h>
18 
19 /* Link Definitions */
20 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
21 
22 #define CONFIG_SUPPORT_RAW_INITRD
23 
24 #define CONFIG_SKIP_LOWLEVEL_INIT
25 #define CONFIG_BOARD_EARLY_INIT_F	1
26 
27 #define CONFIG_VERY_BIG_RAM
28 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000
29 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
30 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
31 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
32 
33 #define CPU_RELEASE_ADDR               secondary_boot_func
34 
35 /* Generic Timer Definitions */
36 #define COUNTER_FREQUENCY		25000000	/* 25MHz */
37 
38 /* Size of malloc() pool */
39 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
40 
41 /* Serial Port */
42 #define CONFIG_CONS_INDEX		1
43 #define CONFIG_SYS_NS16550_SERIAL
44 #define CONFIG_SYS_NS16550_REG_SIZE	1
45 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0))
46 
47 #define CONFIG_BAUDRATE			115200
48 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
49 
50 /* SD boot SPL */
51 #ifdef CONFIG_SD_BOOT
52 #define CONFIG_SPL_FRAMEWORK
53 #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
54 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
55 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xf0
56 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x500
57 
58 #define CONFIG_SPL_TEXT_BASE		0x10000000
59 #define CONFIG_SPL_MAX_SIZE		0x1d000
60 #define CONFIG_SPL_STACK		0x1001e000
61 #define CONFIG_SPL_PAD_TO		0x1d000
62 
63 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
64 					CONFIG_SYS_MONITOR_LEN)
65 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
66 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
67 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
68 #define CONFIG_SYS_MONITOR_LEN		0xa0000
69 #endif
70 
71 /* NAND SPL */
72 #ifdef CONFIG_NAND_BOOT
73 #define CONFIG_SPL_PBL_PAD
74 #define CONFIG_SPL_FRAMEWORK
75 #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
76 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
77 #define CONFIG_SPL_TEXT_BASE		0x10000000
78 #define CONFIG_SPL_MAX_SIZE		0x1a000
79 #define CONFIG_SPL_STACK		0x1001d000
80 #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
81 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
82 #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
83 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
84 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
85 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
86 #define CONFIG_SYS_MONITOR_LEN		0xa0000
87 #endif
88 
89 /* IFC */
90 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
91 #define CONFIG_FSL_IFC
92 /*
93  * CONFIG_SYS_FLASH_BASE has the final address (core view)
94  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
95  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
96  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
97  */
98 #define CONFIG_SYS_FLASH_BASE			0x60000000
99 #define CONFIG_SYS_FLASH_BASE_PHYS		CONFIG_SYS_FLASH_BASE
100 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
101 
102 #ifndef CONFIG_SYS_NO_FLASH
103 #define CONFIG_FLASH_CFI_DRIVER
104 #define CONFIG_SYS_FLASH_CFI
105 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
106 #define CONFIG_SYS_FLASH_QUIET_TEST
107 #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
108 #endif
109 #endif
110 
111 /* I2C */
112 #define CONFIG_SYS_I2C
113 #define CONFIG_SYS_I2C_MXC
114 #define CONFIG_SYS_I2C_MXC_I2C1
115 #define CONFIG_SYS_I2C_MXC_I2C2
116 #define CONFIG_SYS_I2C_MXC_I2C3
117 #define CONFIG_SYS_I2C_MXC_I2C4
118 
119 /* PCIe */
120 #define CONFIG_PCI		/* Enable PCI/PCIE */
121 #define CONFIG_PCIE1		/* PCIE controller 1 */
122 #define CONFIG_PCIE2		/* PCIE controller 2 */
123 #define CONFIG_PCIE3		/* PCIE controller 3 */
124 #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
125 #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
126 
127 #define CONFIG_SYS_PCI_64BIT
128 
129 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
130 #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
131 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
132 #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
133 
134 #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
135 #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
136 #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
137 
138 #define CONFIG_SYS_PCIE_MEM_BUS		0x40000000
139 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x40000000
140 #define CONFIG_SYS_PCIE_MEM_SIZE	0x40000000	/* 1G */
141 
142 #ifdef CONFIG_PCI
143 #define CONFIG_NET_MULTI
144 #define CONFIG_PCI_PNP
145 #define CONFIG_E1000
146 #define CONFIG_PCI_SCAN_SHOW
147 #define CONFIG_CMD_PCI
148 #endif
149 
150 /* Command line configuration */
151 #define CONFIG_CMD_ENV
152 #define CONFIG_MENU
153 #define CONFIG_CMD_PXE
154 
155 /*  MMC  */
156 #define CONFIG_MMC
157 #ifdef CONFIG_MMC
158 #define CONFIG_FSL_ESDHC
159 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
160 #define CONFIG_GENERIC_MMC
161 #define CONFIG_DOS_PARTITION
162 #endif
163 
164 /*  DSPI  */
165 #define CONFIG_FSL_DSPI
166 #ifdef CONFIG_FSL_DSPI
167 #define CONFIG_DM_SPI_FLASH
168 #define CONFIG_SPI_FLASH_STMICRO	/* cs0 */
169 #define CONFIG_SPI_FLASH_SST		/* cs1 */
170 #define CONFIG_SPI_FLASH_EON		/* cs2 */
171 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
172 #define CONFIG_SF_DEFAULT_BUS		1
173 #define CONFIG_SF_DEFAULT_CS		0
174 #endif
175 #endif
176 
177 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
178 
179 /* FMan ucode */
180 #define CONFIG_SYS_DPAA_FMAN
181 #ifdef CONFIG_SYS_DPAA_FMAN
182 #define CONFIG_SYS_FM_MURAM_SIZE	0x60000
183 
184 #ifdef CONFIG_NAND_BOOT
185 /* Store Fman ucode at offeset 0x160000(11 blocks). */
186 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
187 #define CONFIG_SYS_FMAN_FW_ADDR		(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
188 #elif defined(CONFIG_SD_BOOT)
189 /*
190  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
191  * about 1MB (2040 blocks), Env is stored after the image, and the env size is
192  * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
193  */
194 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
195 #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
196 #elif defined(CONFIG_QSPI_BOOT)
197 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
198 #define CONFIG_SYS_FMAN_FW_ADDR		0x400d0000
199 #define CONFIG_ENV_SPI_BUS		0
200 #define CONFIG_ENV_SPI_CS		0
201 #define CONFIG_ENV_SPI_MAX_HZ		1000000
202 #define CONFIG_ENV_SPI_MODE		0x03
203 #else
204 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
205 /* FMan fireware Pre-load address */
206 #define CONFIG_SYS_FMAN_FW_ADDR		0x60300000
207 #endif
208 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
209 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
210 #endif
211 
212 /* Miscellaneous configurable options */
213 #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
214 #define CONFIG_ARCH_EARLY_INIT_R
215 #define CONFIG_BOARD_LATE_INIT
216 
217 #define CONFIG_HWCONFIG
218 #define HWCONFIG_BUFFER_SIZE		128
219 
220 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
221 #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
222 			"5m(kernel),1m(dtb),9m(file_system)"
223 #else
224 #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
225 			"1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
226 			"1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
227 			"1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
228 			"1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
229 			"40m(nor_bank4_fit);7e800000.flash:" \
230 			"1m(nand_uboot),1m(nand_uboot_env)," \
231 			"20m(nand_fit);spi0.0:1m(uboot)," \
232 			"5m(kernel),1m(dtb),9m(file_system)"
233 #endif
234 
235 /* Initial environment variables */
236 #define CONFIG_EXTRA_ENV_SETTINGS		\
237 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
238 	"loadaddr=0x80100000\0"			\
239 	"fdt_high=0xffffffffffffffff\0"		\
240 	"initrd_high=0xffffffffffffffff\0"	\
241 	"kernel_start=0x61100000\0"		\
242 	"kernel_load=0xa0000000\0"		\
243 	"kernel_size=0x2800000\0"		\
244 	"console=ttyS0,115200\0"                \
245 	"mtdparts=" MTDPARTS_DEFAULT "\0"
246 
247 #define CONFIG_BOOTARGS			"console=ttyS0,115200 root=/dev/ram0 " \
248 					"earlycon=uart8250,mmio,0x21c0500 "    \
249 					MTDPARTS_DEFAULT
250 
251 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
252 #define CONFIG_BOOTCOMMAND		"sf probe && sf read $kernel_load "    \
253 					"e0000 f00000 && bootm $kernel_load"
254 #else
255 #define CONFIG_BOOTCOMMAND		"cp.b $kernel_start $kernel_load "     \
256 					"$kernel_size && bootm $kernel_load"
257 #endif
258 
259 /* Monitor Command Prompt */
260 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
261 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
262 					sizeof(CONFIG_SYS_PROMPT) + 16)
263 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
264 #define CONFIG_SYS_LONGHELP
265 #define CONFIG_CMDLINE_EDITING		1
266 #define CONFIG_AUTO_COMPLETE
267 #define CONFIG_SYS_MAXARGS		64	/* max command args */
268 
269 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
270 
271 /* Hash command with SHA acceleration supported in hardware */
272 #ifdef CONFIG_FSL_CAAM
273 #define CONFIG_CMD_HASH
274 #define CONFIG_SHA_HW_ACCEL
275 #endif
276 
277 #endif /* __LS1043A_COMMON_H */
278