1 /* 2 * Copyright (C) 2015 Freescale Semiconductor 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __LS1043A_COMMON_H 8 #define __LS1043A_COMMON_H 9 10 /* SPL build */ 11 #ifdef CONFIG_SPL_BUILD 12 #define SPL_NO_FMAN 13 #define SPL_NO_DSPI 14 #define SPL_NO_PCIE 15 #define SPL_NO_ENV 16 #define SPL_NO_MISC 17 #define SPL_NO_USB 18 #define SPL_NO_SATA 19 #define SPL_NO_QE 20 #define SPL_NO_EEPROM 21 #endif 22 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT)) 23 #define SPL_NO_MMC 24 #endif 25 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT)) 26 #define SPL_NO_IFC 27 #endif 28 29 #define CONFIG_REMAKE_ELF 30 #define CONFIG_FSL_LAYERSCAPE 31 #define CONFIG_MP 32 #define CONFIG_GICV2 33 34 #include <asm/arch/stream_id_lsch2.h> 35 #include <asm/arch/config.h> 36 37 /* Link Definitions */ 38 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 39 40 #define CONFIG_SUPPORT_RAW_INITRD 41 42 #define CONFIG_SKIP_LOWLEVEL_INIT 43 44 #define CONFIG_VERY_BIG_RAM 45 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 46 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 47 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 48 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 49 50 #define CPU_RELEASE_ADDR secondary_boot_func 51 52 /* Generic Timer Definitions */ 53 #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 54 55 /* Size of malloc() pool */ 56 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 57 58 /* Serial Port */ 59 #define CONFIG_CONS_INDEX 1 60 #define CONFIG_SYS_NS16550_SERIAL 61 #define CONFIG_SYS_NS16550_REG_SIZE 1 62 #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 63 64 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 65 66 /* SD boot SPL */ 67 #ifdef CONFIG_SD_BOOT 68 #define CONFIG_SPL_FRAMEWORK 69 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 70 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 71 72 #define CONFIG_SPL_TEXT_BASE 0x10000000 73 #define CONFIG_SPL_MAX_SIZE 0x17000 74 #define CONFIG_SPL_STACK 0x1001e000 75 #define CONFIG_SPL_PAD_TO 0x1d000 76 77 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 78 CONFIG_SYS_MONITOR_LEN) 79 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 80 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 81 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 82 83 #ifdef CONFIG_SECURE_BOOT 84 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 85 /* 86 * HDR would be appended at end of image and copied to DDR along 87 * with U-Boot image. Here u-boot max. size is 512K. So if binary 88 * size increases then increase this size in case of secure boot as 89 * it uses raw u-boot image instead of fit image. 90 */ 91 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 92 #else 93 #define CONFIG_SYS_MONITOR_LEN 0x100000 94 #endif /* ifdef CONFIG_SECURE_BOOT */ 95 #endif 96 97 /* NAND SPL */ 98 #ifdef CONFIG_NAND_BOOT 99 #define CONFIG_SPL_PBL_PAD 100 #define CONFIG_SPL_FRAMEWORK 101 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 102 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 103 #define CONFIG_SPL_TEXT_BASE 0x10000000 104 #define CONFIG_SPL_MAX_SIZE 0x1a000 105 #define CONFIG_SPL_STACK 0x1001d000 106 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 107 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 108 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 109 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 110 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 111 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 112 113 #ifdef CONFIG_SECURE_BOOT 114 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 115 #endif /* ifdef CONFIG_SECURE_BOOT */ 116 117 #ifdef CONFIG_U_BOOT_HDR_SIZE 118 /* 119 * HDR would be appended at end of image and copied to DDR along 120 * with U-Boot image. Here u-boot max. size is 512K. So if binary 121 * size increases then increase this size in case of secure boot as 122 * it uses raw u-boot image instead of fit image. 123 */ 124 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 125 #else 126 #define CONFIG_SYS_MONITOR_LEN 0x100000 127 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 128 129 #endif 130 131 /* IFC */ 132 #ifndef SPL_NO_IFC 133 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 134 #define CONFIG_FSL_IFC 135 /* 136 * CONFIG_SYS_FLASH_BASE has the final address (core view) 137 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 138 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 139 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 140 */ 141 #define CONFIG_SYS_FLASH_BASE 0x60000000 142 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 143 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 144 145 #ifdef CONFIG_MTD_NOR_FLASH 146 #define CONFIG_FLASH_CFI_DRIVER 147 #define CONFIG_SYS_FLASH_CFI 148 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 149 #define CONFIG_SYS_FLASH_QUIET_TEST 150 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 151 #endif 152 #endif 153 #endif 154 155 /* I2C */ 156 #define CONFIG_SYS_I2C 157 #define CONFIG_SYS_I2C_MXC 158 #define CONFIG_SYS_I2C_MXC_I2C1 159 #define CONFIG_SYS_I2C_MXC_I2C2 160 #define CONFIG_SYS_I2C_MXC_I2C3 161 #define CONFIG_SYS_I2C_MXC_I2C4 162 163 /* PCIe */ 164 #ifndef SPL_NO_PCIE 165 #define CONFIG_PCIE1 /* PCIE controller 1 */ 166 #define CONFIG_PCIE2 /* PCIE controller 2 */ 167 #define CONFIG_PCIE3 /* PCIE controller 3 */ 168 169 #ifdef CONFIG_PCI 170 #define CONFIG_NET_MULTI 171 #define CONFIG_PCI_SCAN_SHOW 172 #define CONFIG_CMD_PCI 173 #endif 174 #endif 175 176 /* Command line configuration */ 177 178 /* MMC */ 179 #ifndef SPL_NO_MMC 180 #ifdef CONFIG_MMC 181 #define CONFIG_FSL_ESDHC 182 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 183 #endif 184 #endif 185 186 /* DSPI */ 187 #ifndef SPL_NO_DSPI 188 #define CONFIG_FSL_DSPI 189 #ifdef CONFIG_FSL_DSPI 190 #define CONFIG_DM_SPI_FLASH 191 #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ 192 #define CONFIG_SPI_FLASH_SST /* cs1 */ 193 #define CONFIG_SPI_FLASH_EON /* cs2 */ 194 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 195 #define CONFIG_SF_DEFAULT_BUS 1 196 #define CONFIG_SF_DEFAULT_CS 0 197 #endif 198 #endif 199 #endif 200 201 /* FMan ucode */ 202 #ifndef SPL_NO_FMAN 203 #define CONFIG_SYS_DPAA_FMAN 204 #ifdef CONFIG_SYS_DPAA_FMAN 205 #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 206 207 #ifdef CONFIG_NAND_BOOT 208 /* Store Fman ucode at offeset 0x900000(72 blocks). */ 209 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 210 #define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE) 211 #elif defined(CONFIG_SD_BOOT) 212 /* 213 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 214 * about 1MB (2040 blocks), Env is stored after the image, and the env size is 215 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800). 216 */ 217 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 218 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) 219 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08) 220 #elif defined(CONFIG_QSPI_BOOT) 221 #define CONFIG_SYS_QE_FW_IN_SPIFLASH 222 #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 223 #define CONFIG_ENV_SPI_BUS 0 224 #define CONFIG_ENV_SPI_CS 0 225 #define CONFIG_ENV_SPI_MAX_HZ 1000000 226 #define CONFIG_ENV_SPI_MODE 0x03 227 #else 228 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 229 /* FMan fireware Pre-load address */ 230 #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 231 #define CONFIG_SYS_QE_FW_ADDR 0x60940000 232 #endif 233 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 234 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 235 #endif 236 #endif 237 238 /* Miscellaneous configurable options */ 239 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 240 241 #define CONFIG_HWCONFIG 242 #define HWCONFIG_BUFFER_SIZE 128 243 244 #ifndef SPL_NO_MISC 245 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 246 #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \ 247 "5m(kernel),1m(dtb),9m(file_system)" 248 #else 249 #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \ 250 "2m@0x100000(nor_bank0_uboot),"\ 251 "40m@0x1100000(nor_bank0_fit)," \ 252 "7m(nor_bank0_user)," \ 253 "2m@0x4100000(nor_bank4_uboot)," \ 254 "40m@0x5100000(nor_bank4_fit),"\ 255 "-(nor_bank4_user);" \ 256 "7e800000.flash:" \ 257 "1m(nand_uboot),1m(nand_uboot_env)," \ 258 "20m(nand_fit);spi0.0:1m(uboot)," \ 259 "5m(kernel),1m(dtb),9m(file_system)" 260 #endif 261 262 /* Initial environment variables */ 263 #define CONFIG_EXTRA_ENV_SETTINGS \ 264 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 265 "loadaddr=0x80100000\0" \ 266 "fdt_high=0xffffffffffffffff\0" \ 267 "initrd_high=0xffffffffffffffff\0" \ 268 "kernel_start=0x61100000\0" \ 269 "kernel_load=0xa0000000\0" \ 270 "kernel_size=0x2800000\0" \ 271 "console=ttyS0,115200\0" \ 272 "mtdparts=" MTDPARTS_DEFAULT "\0" 273 274 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 275 "earlycon=uart8250,mmio,0x21c0500 " \ 276 MTDPARTS_DEFAULT 277 278 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 279 #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \ 280 "e0000 f00000 && bootm $kernel_load" 281 #else 282 #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 283 "$kernel_size && bootm $kernel_load" 284 #endif 285 #endif 286 287 /* Monitor Command Prompt */ 288 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 289 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 290 sizeof(CONFIG_SYS_PROMPT) + 16) 291 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 292 #define CONFIG_SYS_LONGHELP 293 294 #ifndef SPL_NO_MISC 295 #define CONFIG_CMDLINE_EDITING 1 296 #endif 297 298 #define CONFIG_AUTO_COMPLETE 299 #define CONFIG_SYS_MAXARGS 64 /* max command args */ 300 301 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 302 303 #include <asm/arch/soc.h> 304 305 #endif /* __LS1043A_COMMON_H */ 306