1 /* 2 * Copyright 2014 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __CONFIG_H 8 #define __CONFIG_H 9 10 #define CONFIG_ARMV7_PSCI_1_0 11 12 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 13 14 #define CONFIG_SYS_FSL_CLK 15 16 #define CONFIG_SKIP_LOWLEVEL_INIT 17 #define CONFIG_DEEP_SLEEP 18 19 /* 20 * Size of malloc() pool 21 */ 22 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 23 24 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 25 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 26 27 #define CONFIG_SYS_CLK_FREQ 100000000 28 #define CONFIG_DDR_CLK_FREQ 100000000 29 30 #define DDR_SDRAM_CFG 0x470c0008 31 #define DDR_CS0_BNDS 0x008000bf 32 #define DDR_CS0_CONFIG 0x80014302 33 #define DDR_TIMING_CFG_0 0x50550004 34 #define DDR_TIMING_CFG_1 0xbcb38c56 35 #define DDR_TIMING_CFG_2 0x0040d120 36 #define DDR_TIMING_CFG_3 0x010e1000 37 #define DDR_TIMING_CFG_4 0x00000001 38 #define DDR_TIMING_CFG_5 0x03401400 39 #define DDR_SDRAM_CFG_2 0x00401010 40 #define DDR_SDRAM_MODE 0x00061c60 41 #define DDR_SDRAM_MODE_2 0x00180000 42 #define DDR_SDRAM_INTERVAL 0x18600618 43 #define DDR_DDR_WRLVL_CNTL 0x8655f605 44 #define DDR_DDR_WRLVL_CNTL_2 0x05060607 45 #define DDR_DDR_WRLVL_CNTL_3 0x05050505 46 #define DDR_DDR_CDR1 0x80040000 47 #define DDR_DDR_CDR2 0x00000001 48 #define DDR_SDRAM_CLK_CNTL 0x02000000 49 #define DDR_DDR_ZQ_CNTL 0x89080600 50 #define DDR_CS0_CONFIG_2 0 51 #define DDR_SDRAM_CFG_MEM_EN 0x80000000 52 #define SDRAM_CFG2_D_INIT 0x00000010 53 #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 54 #define SDRAM_CFG2_FRC_SR 0x80000000 55 #define SDRAM_CFG_BI 0x00000001 56 57 #ifdef CONFIG_RAMBOOT_PBL 58 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 59 #endif 60 61 #ifdef CONFIG_SD_BOOT 62 #ifdef CONFIG_SD_BOOT_QSPI 63 #define CONFIG_SYS_FSL_PBL_RCW \ 64 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg 65 #else 66 #define CONFIG_SYS_FSL_PBL_RCW \ 67 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg 68 #endif 69 70 #ifdef CONFIG_SECURE_BOOT 71 /* 72 * HDR would be appended at end of image and copied to DDR along 73 * with U-Boot image. 74 */ 75 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 76 #endif /* ifdef CONFIG_SECURE_BOOT */ 77 78 #define CONFIG_SPL_TEXT_BASE 0x10000000 79 #define CONFIG_SPL_MAX_SIZE 0x1a000 80 #define CONFIG_SPL_STACK 0x1001d000 81 #define CONFIG_SPL_PAD_TO 0x1c000 82 83 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 84 CONFIG_SYS_MONITOR_LEN) 85 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 86 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 87 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 88 89 #ifdef CONFIG_U_BOOT_HDR_SIZE 90 /* 91 * HDR would be appended at end of image and copied to DDR along 92 * with U-Boot image. Here u-boot max. size is 512K. So if binary 93 * size increases then increase this size in case of secure boot as 94 * it uses raw u-boot image instead of fit image. 95 */ 96 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 97 #else 98 #define CONFIG_SYS_MONITOR_LEN 0x100000 99 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 100 #endif 101 102 #define CONFIG_NR_DRAM_BANKS 1 103 #define PHYS_SDRAM 0x80000000 104 #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 105 106 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 107 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 108 109 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 110 !defined(CONFIG_QSPI_BOOT) 111 #define CONFIG_U_QE 112 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 113 #endif 114 115 /* 116 * IFC Definitions 117 */ 118 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 119 #define CONFIG_FSL_IFC 120 #define CONFIG_SYS_FLASH_BASE 0x60000000 121 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 122 123 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 124 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 125 CSPR_PORT_SIZE_16 | \ 126 CSPR_MSEL_NOR | \ 127 CSPR_V) 128 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 129 130 /* NOR Flash Timing Params */ 131 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 132 CSOR_NOR_TRHZ_80) 133 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 134 FTIM0_NOR_TEADC(0x5) | \ 135 FTIM0_NOR_TAVDS(0x0) | \ 136 FTIM0_NOR_TEAHC(0x5)) 137 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 138 FTIM1_NOR_TRAD_NOR(0x1A) | \ 139 FTIM1_NOR_TSEQRAD_NOR(0x13)) 140 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 141 FTIM2_NOR_TCH(0x4) | \ 142 FTIM2_NOR_TWP(0x1c) | \ 143 FTIM2_NOR_TWPH(0x0e)) 144 #define CONFIG_SYS_NOR_FTIM3 0 145 146 #define CONFIG_FLASH_CFI_DRIVER 147 #define CONFIG_SYS_FLASH_CFI 148 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 149 #define CONFIG_SYS_FLASH_QUIET_TEST 150 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 151 152 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 153 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 154 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 155 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 156 157 #define CONFIG_SYS_FLASH_EMPTY_INFO 158 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 159 160 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 161 #define CONFIG_SYS_WRITE_SWAPPED_DATA 162 #endif 163 164 /* CPLD */ 165 166 #define CONFIG_SYS_CPLD_BASE 0x7fb00000 167 #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 168 169 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 170 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 171 CSPR_PORT_SIZE_8 | \ 172 CSPR_MSEL_GPCM | \ 173 CSPR_V) 174 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 175 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 176 CSOR_NOR_NOR_MODE_AVD_NOR | \ 177 CSOR_NOR_TRHZ_80) 178 179 /* CPLD Timing parameters for IFC GPCM */ 180 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 181 FTIM0_GPCM_TEADC(0xf) | \ 182 FTIM0_GPCM_TEAHC(0xf)) 183 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 184 FTIM1_GPCM_TRAD(0x3f)) 185 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 186 FTIM2_GPCM_TCH(0xf) | \ 187 FTIM2_GPCM_TWP(0xff)) 188 #define CONFIG_SYS_FPGA_FTIM3 0x0 189 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 190 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 191 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 192 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 193 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 194 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 195 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 196 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 197 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 198 #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 199 #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 200 #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 201 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 202 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 203 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 204 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 205 206 /* 207 * Serial Port 208 */ 209 #ifdef CONFIG_LPUART 210 #define CONFIG_LPUART_32B_REG 211 #else 212 #define CONFIG_SYS_NS16550_SERIAL 213 #ifndef CONFIG_DM_SERIAL 214 #define CONFIG_SYS_NS16550_REG_SIZE 1 215 #endif 216 #define CONFIG_SYS_NS16550_CLK get_serial_clock() 217 #endif 218 219 /* 220 * I2C 221 */ 222 #define CONFIG_SYS_I2C 223 #define CONFIG_SYS_I2C_MXC 224 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 225 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 226 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 227 228 /* EEPROM */ 229 #define CONFIG_ID_EEPROM 230 #define CONFIG_SYS_I2C_EEPROM_NXID 231 #define CONFIG_SYS_EEPROM_BUS_NUM 1 232 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 233 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 234 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 235 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 236 237 /* 238 * MMC 239 */ 240 241 /* SPI */ 242 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 243 /* QSPI */ 244 #define QSPI0_AMBA_BASE 0x40000000 245 #define FSL_QSPI_FLASH_SIZE (1 << 24) 246 #define FSL_QSPI_FLASH_NUM 2 247 248 /* DSPI */ 249 #endif 250 251 /* DM SPI */ 252 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 253 #define CONFIG_DM_SPI_FLASH 254 #endif 255 256 /* 257 * Video 258 */ 259 #ifdef CONFIG_VIDEO_FSL_DCU_FB 260 #define CONFIG_VIDEO_LOGO 261 #define CONFIG_VIDEO_BMP_LOGO 262 263 #define CONFIG_FSL_DCU_SII9022A 264 #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 265 #define CONFIG_SYS_I2C_DVI_ADDR 0x39 266 #endif 267 268 /* 269 * eTSEC 270 */ 271 272 #ifdef CONFIG_TSEC_ENET 273 #define CONFIG_MII 274 #define CONFIG_MII_DEFAULT_TSEC 1 275 #define CONFIG_TSEC1 1 276 #define CONFIG_TSEC1_NAME "eTSEC1" 277 #define CONFIG_TSEC2 1 278 #define CONFIG_TSEC2_NAME "eTSEC2" 279 #define CONFIG_TSEC3 1 280 #define CONFIG_TSEC3_NAME "eTSEC3" 281 282 #define TSEC1_PHY_ADDR 2 283 #define TSEC2_PHY_ADDR 0 284 #define TSEC3_PHY_ADDR 1 285 286 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 287 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 288 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 289 290 #define TSEC1_PHYIDX 0 291 #define TSEC2_PHYIDX 0 292 #define TSEC3_PHYIDX 0 293 294 #define CONFIG_ETHPRIME "eTSEC1" 295 296 #define CONFIG_PHY_ATHEROS 297 298 #define CONFIG_HAS_ETH0 299 #define CONFIG_HAS_ETH1 300 #define CONFIG_HAS_ETH2 301 #endif 302 303 /* PCIe */ 304 #define CONFIG_PCIE1 /* PCIE controller 1 */ 305 #define CONFIG_PCIE2 /* PCIE controller 2 */ 306 307 #ifdef CONFIG_PCI 308 #define CONFIG_PCI_SCAN_SHOW 309 #endif 310 311 #define CONFIG_CMDLINE_TAG 312 313 #define CONFIG_PEN_ADDR_BIG_ENDIAN 314 #define CONFIG_LAYERSCAPE_NS_ACCESS 315 #define CONFIG_SMP_PEN_ADDR 0x01ee0200 316 #define COUNTER_FREQUENCY 12500000 317 318 #define CONFIG_HWCONFIG 319 #define HWCONFIG_BUFFER_SIZE 256 320 321 #define CONFIG_FSL_DEVICE_DISABLE 322 323 #define BOOT_TARGET_DEVICES(func) \ 324 func(MMC, mmc, 0) \ 325 func(USB, usb, 0) 326 #include <config_distro_bootcmd.h> 327 328 #ifdef CONFIG_LPUART 329 #define CONFIG_EXTRA_ENV_SETTINGS \ 330 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 331 "initrd_high=0xffffffff\0" \ 332 "fdt_high=0xffffffff\0" \ 333 "fdt_addr=0x64f00000\0" \ 334 "kernel_addr=0x65000000\0" \ 335 "scriptaddr=0x80000000\0" \ 336 "scripthdraddr=0x80080000\0" \ 337 "fdtheader_addr_r=0x80100000\0" \ 338 "kernelheader_addr_r=0x80200000\0" \ 339 "kernel_addr_r=0x81000000\0" \ 340 "fdt_addr_r=0x90000000\0" \ 341 "ramdisk_addr_r=0xa0000000\0" \ 342 "load_addr=0xa0000000\0" \ 343 "kernel_size=0x2800000\0" \ 344 "kernel_addr_sd=0x8000\0" \ 345 "kernel_size_sd=0x14000\0" \ 346 BOOTENV \ 347 "boot_scripts=ls1021atwr_boot.scr\0" \ 348 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \ 349 "scan_dev_for_boot_part=" \ 350 "part list ${devtype} ${devnum} devplist; " \ 351 "env exists devplist || setenv devplist 1; " \ 352 "for distro_bootpart in ${devplist}; do " \ 353 "if fstype ${devtype} " \ 354 "${devnum}:${distro_bootpart} " \ 355 "bootfstype; then " \ 356 "run scan_dev_for_boot; " \ 357 "fi; " \ 358 "done\0" \ 359 "scan_dev_for_boot=" \ 360 "echo Scanning ${devtype} " \ 361 "${devnum}:${distro_bootpart}...; " \ 362 "for prefix in ${boot_prefixes}; do " \ 363 "run scan_dev_for_scripts; " \ 364 "done;" \ 365 "\0" \ 366 "boot_a_script=" \ 367 "load ${devtype} ${devnum}:${distro_bootpart} " \ 368 "${scriptaddr} ${prefix}${script}; " \ 369 "env exists secureboot && load ${devtype} " \ 370 "${devnum}:${distro_bootpart} " \ 371 "${scripthdraddr} ${prefix}${boot_script_hdr} " \ 372 "&& esbc_validate ${scripthdraddr};" \ 373 "source ${scriptaddr}\0" \ 374 "installer=load mmc 0:2 $load_addr " \ 375 "/flex_installer_arm32.itb; " \ 376 "bootm $load_addr#ls1021atwr\0" \ 377 "qspi_bootcmd=echo Trying load from qspi..;" \ 378 "sf probe && sf read $load_addr " \ 379 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \ 380 "nor_bootcmd=echo Trying load from nor..;" \ 381 "cp.b $kernel_addr $load_addr " \ 382 "$kernel_size && bootm $load_addr#$board\0" 383 #else 384 #define CONFIG_EXTRA_ENV_SETTINGS \ 385 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 386 "initrd_high=0xffffffff\0" \ 387 "fdt_high=0xffffffff\0" \ 388 "fdt_addr=0x64f00000\0" \ 389 "kernel_addr=0x61000000\0" \ 390 "kernelheader_addr=0x60800000\0" \ 391 "scriptaddr=0x80000000\0" \ 392 "scripthdraddr=0x80080000\0" \ 393 "fdtheader_addr_r=0x80100000\0" \ 394 "kernelheader_addr_r=0x80200000\0" \ 395 "kernel_addr_r=0x81000000\0" \ 396 "kernelheader_size=0x40000\0" \ 397 "fdt_addr_r=0x90000000\0" \ 398 "ramdisk_addr_r=0xa0000000\0" \ 399 "load_addr=0xa0000000\0" \ 400 "kernel_size=0x2800000\0" \ 401 "kernel_addr_sd=0x8000\0" \ 402 "kernel_size_sd=0x14000\0" \ 403 "kernelhdr_addr_sd=0x4000\0" \ 404 "kernelhdr_size_sd=0x10\0" \ 405 BOOTENV \ 406 "boot_scripts=ls1021atwr_boot.scr\0" \ 407 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \ 408 "scan_dev_for_boot_part=" \ 409 "part list ${devtype} ${devnum} devplist; " \ 410 "env exists devplist || setenv devplist 1; " \ 411 "for distro_bootpart in ${devplist}; do " \ 412 "if fstype ${devtype} " \ 413 "${devnum}:${distro_bootpart} " \ 414 "bootfstype; then " \ 415 "run scan_dev_for_boot; " \ 416 "fi; " \ 417 "done\0" \ 418 "scan_dev_for_boot=" \ 419 "echo Scanning ${devtype} " \ 420 "${devnum}:${distro_bootpart}...; " \ 421 "for prefix in ${boot_prefixes}; do " \ 422 "run scan_dev_for_scripts; " \ 423 "done;" \ 424 "\0" \ 425 "boot_a_script=" \ 426 "load ${devtype} ${devnum}:${distro_bootpart} " \ 427 "${scriptaddr} ${prefix}${script}; " \ 428 "env exists secureboot && load ${devtype} " \ 429 "${devnum}:${distro_bootpart} " \ 430 "${scripthdraddr} ${prefix}${boot_script_hdr} " \ 431 "&& esbc_validate ${scripthdraddr};" \ 432 "source ${scriptaddr}\0" \ 433 "qspi_bootcmd=echo Trying load from qspi..;" \ 434 "sf probe && sf read $load_addr " \ 435 "$kernel_addr $kernel_size; env exists secureboot " \ 436 "&& sf read $kernelheader_addr_r $kernelheader_addr " \ 437 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ 438 "bootm $load_addr#$board\0" \ 439 "nor_bootcmd=echo Trying load from nor..;" \ 440 "cp.b $kernel_addr $load_addr " \ 441 "$kernel_size; env exists secureboot " \ 442 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \ 443 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ 444 "bootm $load_addr#$board\0" \ 445 "sd_bootcmd=echo Trying load from SD ..;" \ 446 "mmcinfo && mmc read $load_addr " \ 447 "$kernel_addr_sd $kernel_size_sd && " \ 448 "env exists secureboot && mmc read $kernelheader_addr_r " \ 449 "$kernelhdr_addr_sd $kernelhdr_size_sd " \ 450 " && esbc_validate ${kernelheader_addr_r};" \ 451 "bootm $load_addr#$board\0" 452 #endif 453 454 #undef CONFIG_BOOTCOMMAND 455 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 456 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd" \ 457 "env exists secureboot && esbc_halt" 458 #elif defined(CONFIG_SD_BOOT) 459 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \ 460 "env exists secureboot && esbc_halt;" 461 #else 462 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;" \ 463 "env exists secureboot && esbc_halt;" 464 #endif 465 466 /* 467 * Miscellaneous configurable options 468 */ 469 470 #define CONFIG_SYS_MEMTEST_START 0x80000000 471 #define CONFIG_SYS_MEMTEST_END 0x9fffffff 472 473 #define CONFIG_SYS_LOAD_ADDR 0x82000000 474 475 #define CONFIG_LS102XA_STREAM_ID 476 477 #define CONFIG_SYS_INIT_SP_OFFSET \ 478 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 479 #define CONFIG_SYS_INIT_SP_ADDR \ 480 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 481 482 #ifdef CONFIG_SPL_BUILD 483 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 484 #else 485 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 486 #endif 487 488 #define CONFIG_SYS_QE_FW_ADDR 0x60940000 489 490 /* 491 * Environment 492 */ 493 #define CONFIG_ENV_OVERWRITE 494 495 #if defined(CONFIG_SD_BOOT) 496 #define CONFIG_ENV_OFFSET 0x300000 497 #define CONFIG_SYS_MMC_ENV_DEV 0 498 #define CONFIG_ENV_SIZE 0x20000 499 #elif defined(CONFIG_QSPI_BOOT) 500 #define CONFIG_ENV_SIZE 0x2000 501 #define CONFIG_ENV_OFFSET 0x300000 502 #define CONFIG_ENV_SECT_SIZE 0x10000 503 #else 504 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 505 #define CONFIG_ENV_SIZE 0x20000 506 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 507 #endif 508 509 #define CONFIG_MISC_INIT_R 510 511 #include <asm/fsl_secure_boot.h> 512 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 513 514 #endif 515