xref: /openbmc/u-boot/include/configs/ls1021atwr.h (revision afaea1f5)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  */
5 
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8 
9 #define CONFIG_ARMV7_PSCI_1_0
10 
11 #define CONFIG_ARMV7_SECURE_BASE	OCRAM_BASE_S_ADDR
12 
13 #define CONFIG_SYS_FSL_CLK
14 
15 #define CONFIG_SKIP_LOWLEVEL_INIT
16 #define CONFIG_DEEP_SLEEP
17 
18 /*
19  * Size of malloc() pool
20  */
21 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
22 
23 #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
24 #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
25 
26 #define CONFIG_SYS_CLK_FREQ		100000000
27 #define CONFIG_DDR_CLK_FREQ		100000000
28 
29 #define DDR_SDRAM_CFG			0x470c0008
30 #define DDR_CS0_BNDS			0x008000bf
31 #define DDR_CS0_CONFIG			0x80014302
32 #define DDR_TIMING_CFG_0		0x50550004
33 #define DDR_TIMING_CFG_1		0xbcb38c56
34 #define DDR_TIMING_CFG_2		0x0040d120
35 #define DDR_TIMING_CFG_3		0x010e1000
36 #define DDR_TIMING_CFG_4		0x00000001
37 #define DDR_TIMING_CFG_5		0x03401400
38 #define DDR_SDRAM_CFG_2			0x00401010
39 #define DDR_SDRAM_MODE			0x00061c60
40 #define DDR_SDRAM_MODE_2		0x00180000
41 #define DDR_SDRAM_INTERVAL		0x18600618
42 #define DDR_DDR_WRLVL_CNTL		0x8655f605
43 #define DDR_DDR_WRLVL_CNTL_2		0x05060607
44 #define DDR_DDR_WRLVL_CNTL_3		0x05050505
45 #define DDR_DDR_CDR1			0x80040000
46 #define DDR_DDR_CDR2			0x00000001
47 #define DDR_SDRAM_CLK_CNTL		0x02000000
48 #define DDR_DDR_ZQ_CNTL			0x89080600
49 #define DDR_CS0_CONFIG_2		0
50 #define DDR_SDRAM_CFG_MEM_EN		0x80000000
51 #define SDRAM_CFG2_D_INIT		0x00000010
52 #define DDR_CDR2_VREF_TRAIN_EN		0x00000080
53 #define SDRAM_CFG2_FRC_SR		0x80000000
54 #define SDRAM_CFG_BI			0x00000001
55 
56 #ifdef CONFIG_RAMBOOT_PBL
57 #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021atwr/ls102xa_pbi.cfg
58 #endif
59 
60 #ifdef CONFIG_SD_BOOT
61 #ifdef CONFIG_SD_BOOT_QSPI
62 #define CONFIG_SYS_FSL_PBL_RCW	\
63 	board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
64 #else
65 #define CONFIG_SYS_FSL_PBL_RCW	\
66 	board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
67 #endif
68 
69 #ifdef CONFIG_SECURE_BOOT
70 /*
71  * HDR would be appended at end of image and copied to DDR along
72  * with U-Boot image.
73  */
74 #define CONFIG_U_BOOT_HDR_SIZE				(16 << 10)
75 #endif /* ifdef CONFIG_SECURE_BOOT */
76 
77 #define CONFIG_SPL_TEXT_BASE		0x10000000
78 #define CONFIG_SPL_MAX_SIZE		0x1a000
79 #define CONFIG_SPL_STACK		0x1001d000
80 #define CONFIG_SPL_PAD_TO		0x1c000
81 
82 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
83 		CONFIG_SYS_MONITOR_LEN)
84 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
85 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
86 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
87 
88 #ifdef CONFIG_U_BOOT_HDR_SIZE
89 /*
90  * HDR would be appended at end of image and copied to DDR along
91  * with U-Boot image. Here u-boot max. size is 512K. So if binary
92  * size increases then increase this size in case of secure boot as
93  * it uses raw u-boot image instead of fit image.
94  */
95 #define CONFIG_SYS_MONITOR_LEN		(0x100000 + CONFIG_U_BOOT_HDR_SIZE)
96 #else
97 #define CONFIG_SYS_MONITOR_LEN		0x100000
98 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
99 #endif
100 
101 #define PHYS_SDRAM			0x80000000
102 #define PHYS_SDRAM_SIZE			(1u * 1024 * 1024 * 1024)
103 
104 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
105 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
106 
107 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
108 	!defined(CONFIG_QSPI_BOOT)
109 #define CONFIG_U_QE
110 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
111 #endif
112 
113 /*
114  * IFC Definitions
115  */
116 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
117 #define CONFIG_FSL_IFC
118 #define CONFIG_SYS_FLASH_BASE		0x60000000
119 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
120 
121 #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
122 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
123 				CSPR_PORT_SIZE_16 | \
124 				CSPR_MSEL_NOR | \
125 				CSPR_V)
126 #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
127 
128 /* NOR Flash Timing Params */
129 #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
130 					CSOR_NOR_TRHZ_80)
131 #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
132 					FTIM0_NOR_TEADC(0x5) | \
133 					FTIM0_NOR_TAVDS(0x0) | \
134 					FTIM0_NOR_TEAHC(0x5))
135 #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
136 					FTIM1_NOR_TRAD_NOR(0x1A) | \
137 					FTIM1_NOR_TSEQRAD_NOR(0x13))
138 #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
139 					FTIM2_NOR_TCH(0x4) | \
140 					FTIM2_NOR_TWP(0x1c) | \
141 					FTIM2_NOR_TWPH(0x0e))
142 #define CONFIG_SYS_NOR_FTIM3		0
143 
144 #define CONFIG_FLASH_CFI_DRIVER
145 #define CONFIG_SYS_FLASH_CFI
146 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147 #define CONFIG_SYS_FLASH_QUIET_TEST
148 #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
149 
150 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
151 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
152 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
153 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
154 
155 #define CONFIG_SYS_FLASH_EMPTY_INFO
156 #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
157 
158 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
159 #define CONFIG_SYS_WRITE_SWAPPED_DATA
160 #endif
161 
162 /* CPLD */
163 
164 #define CONFIG_SYS_CPLD_BASE	0x7fb00000
165 #define CPLD_BASE_PHYS		CONFIG_SYS_CPLD_BASE
166 
167 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
168 #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
169 					CSPR_PORT_SIZE_8 | \
170 					CSPR_MSEL_GPCM | \
171 					CSPR_V)
172 #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
173 #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
174 					CSOR_NOR_NOR_MODE_AVD_NOR | \
175 					CSOR_NOR_TRHZ_80)
176 
177 /* CPLD Timing parameters for IFC GPCM */
178 #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
179 					FTIM0_GPCM_TEADC(0xf) | \
180 					FTIM0_GPCM_TEAHC(0xf))
181 #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
182 					FTIM1_GPCM_TRAD(0x3f))
183 #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
184 					FTIM2_GPCM_TCH(0xf) | \
185 					FTIM2_GPCM_TWP(0xff))
186 #define CONFIG_SYS_FPGA_FTIM3           0x0
187 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
188 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
189 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
190 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
191 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
192 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
193 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
194 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
195 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_FPGA_CSPR_EXT
196 #define CONFIG_SYS_CSPR1		CONFIG_SYS_FPGA_CSPR
197 #define CONFIG_SYS_AMASK1		CONFIG_SYS_FPGA_AMASK
198 #define CONFIG_SYS_CSOR1		CONFIG_SYS_FPGA_CSOR
199 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_FPGA_FTIM0
200 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_FPGA_FTIM1
201 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_FPGA_FTIM2
202 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_FPGA_FTIM3
203 
204 /*
205  * Serial Port
206  */
207 #ifdef CONFIG_LPUART
208 #define CONFIG_LPUART_32B_REG
209 #else
210 #define CONFIG_SYS_NS16550_SERIAL
211 #ifndef CONFIG_DM_SERIAL
212 #define CONFIG_SYS_NS16550_REG_SIZE	1
213 #endif
214 #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
215 #endif
216 
217 /*
218  * I2C
219  */
220 #define CONFIG_SYS_I2C
221 #define CONFIG_SYS_I2C_MXC
222 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
223 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
224 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
225 
226 /* EEPROM */
227 #define CONFIG_ID_EEPROM
228 #define CONFIG_SYS_I2C_EEPROM_NXID
229 #define CONFIG_SYS_EEPROM_BUS_NUM		1
230 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
231 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
232 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
233 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
234 
235 /*
236  * MMC
237  */
238 
239 /* SPI */
240 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
241 /* QSPI */
242 #define QSPI0_AMBA_BASE			0x40000000
243 #define FSL_QSPI_FLASH_SIZE		(1 << 24)
244 #define FSL_QSPI_FLASH_NUM		2
245 
246 /* DSPI */
247 #endif
248 
249 /* DM SPI */
250 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
251 #define CONFIG_DM_SPI_FLASH
252 #endif
253 
254 /*
255  * Video
256  */
257 #ifdef CONFIG_VIDEO_FSL_DCU_FB
258 #define CONFIG_VIDEO_LOGO
259 #define CONFIG_VIDEO_BMP_LOGO
260 
261 #define CONFIG_FSL_DCU_SII9022A
262 #define CONFIG_SYS_I2C_DVI_BUS_NUM	1
263 #define CONFIG_SYS_I2C_DVI_ADDR		0x39
264 #endif
265 
266 /*
267  * eTSEC
268  */
269 
270 #ifdef CONFIG_TSEC_ENET
271 #define CONFIG_MII_DEFAULT_TSEC		1
272 #define CONFIG_TSEC1			1
273 #define CONFIG_TSEC1_NAME		"eTSEC1"
274 #define CONFIG_TSEC2			1
275 #define CONFIG_TSEC2_NAME		"eTSEC2"
276 #define CONFIG_TSEC3			1
277 #define CONFIG_TSEC3_NAME		"eTSEC3"
278 
279 #define TSEC1_PHY_ADDR			2
280 #define TSEC2_PHY_ADDR			0
281 #define TSEC3_PHY_ADDR			1
282 
283 #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
284 #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
285 #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
286 
287 #define TSEC1_PHYIDX			0
288 #define TSEC2_PHYIDX			0
289 #define TSEC3_PHYIDX			0
290 
291 #define CONFIG_ETHPRIME			"eTSEC1"
292 
293 #define CONFIG_PHY_ATHEROS
294 
295 #define CONFIG_HAS_ETH0
296 #define CONFIG_HAS_ETH1
297 #define CONFIG_HAS_ETH2
298 #endif
299 
300 /* PCIe */
301 #define CONFIG_PCIE1		/* PCIE controller 1 */
302 #define CONFIG_PCIE2		/* PCIE controller 2 */
303 
304 #ifdef CONFIG_PCI
305 #define CONFIG_PCI_SCAN_SHOW
306 #endif
307 
308 #define CONFIG_CMDLINE_TAG
309 
310 #define CONFIG_PEN_ADDR_BIG_ENDIAN
311 #define CONFIG_LAYERSCAPE_NS_ACCESS
312 #define CONFIG_SMP_PEN_ADDR		0x01ee0200
313 #define COUNTER_FREQUENCY		12500000
314 
315 #define CONFIG_HWCONFIG
316 #define HWCONFIG_BUFFER_SIZE		256
317 
318 #define CONFIG_FSL_DEVICE_DISABLE
319 
320 #define BOOT_TARGET_DEVICES(func) \
321 	func(MMC, mmc, 0) \
322 	func(USB, usb, 0)
323 #include <config_distro_bootcmd.h>
324 
325 #ifdef CONFIG_LPUART
326 #define CONFIG_EXTRA_ENV_SETTINGS       \
327 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
328 	"initrd_high=0xffffffff\0"      \
329 	"fdt_high=0xffffffff\0"		\
330 	"fdt_addr=0x64f00000\0"		\
331 	"kernel_addr=0x65000000\0"	\
332 	"scriptaddr=0x80000000\0"	\
333 	"scripthdraddr=0x80080000\0"	\
334 	"fdtheader_addr_r=0x80100000\0"	\
335 	"kernelheader_addr_r=0x80200000\0"	\
336 	"kernel_addr_r=0x81000000\0"	\
337 	"fdt_addr_r=0x90000000\0"	\
338 	"ramdisk_addr_r=0xa0000000\0"	\
339 	"load_addr=0xa0000000\0"	\
340 	"kernel_size=0x2800000\0"	\
341 	"kernel_addr_sd=0x8000\0"	\
342 	"kernel_size_sd=0x14000\0"	\
343 	BOOTENV				\
344 	"boot_scripts=ls1021atwr_boot.scr\0"	\
345 	"boot_script_hdr=hdr_ls1021atwr_bs.out\0"	\
346 		"scan_dev_for_boot_part="	\
347 			"part list ${devtype} ${devnum} devplist; "	\
348 			"env exists devplist || setenv devplist 1; "	\
349 			"for distro_bootpart in ${devplist}; do "	\
350 			"if fstype ${devtype} "				\
351 				"${devnum}:${distro_bootpart} "		\
352 				"bootfstype; then "			\
353 				"run scan_dev_for_boot; "		\
354 			"fi; "			\
355 		"done\0"			\
356 	"scan_dev_for_boot="				  \
357 		"echo Scanning ${devtype} "		  \
358 				"${devnum}:${distro_bootpart}...; "  \
359 		"for prefix in ${boot_prefixes}; do "	  \
360 			"run scan_dev_for_scripts; "	  \
361 		"done;"					  \
362 		"\0"					  \
363 	"boot_a_script="				  \
364 		"load ${devtype} ${devnum}:${distro_bootpart} "  \
365 			"${scriptaddr} ${prefix}${script}; "    \
366 		"env exists secureboot && load ${devtype} "     \
367 			"${devnum}:${distro_bootpart} "		\
368 			"${scripthdraddr} ${prefix}${boot_script_hdr} " \
369 			"&& esbc_validate ${scripthdraddr};"    \
370 		"source ${scriptaddr}\0"	  \
371 	"installer=load mmc 0:2 $load_addr "	\
372 		"/flex_installer_arm32.itb; "		\
373 		"bootm $load_addr#ls1021atwr\0"	\
374 	"qspi_bootcmd=echo Trying load from qspi..;"	\
375 		"sf probe && sf read $load_addr "	\
376 		"$kernel_addr $kernel_size && bootm $load_addr#$board\0"	\
377 	"nor_bootcmd=echo Trying load from nor..;"	\
378 		"cp.b $kernel_addr $load_addr "		\
379 		"$kernel_size && bootm $load_addr#$board\0"
380 #else
381 #define CONFIG_EXTRA_ENV_SETTINGS	\
382 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
383 	"initrd_high=0xffffffff\0"      \
384 	"fdt_high=0xffffffff\0"		\
385 	"fdt_addr=0x64f00000\0"		\
386 	"kernel_addr=0x61000000\0"	\
387 	"kernelheader_addr=0x60800000\0"	\
388 	"scriptaddr=0x80000000\0"	\
389 	"scripthdraddr=0x80080000\0"	\
390 	"fdtheader_addr_r=0x80100000\0"	\
391 	"kernelheader_addr_r=0x80200000\0"	\
392 	"kernel_addr_r=0x81000000\0"	\
393 	"kernelheader_size=0x40000\0"	\
394 	"fdt_addr_r=0x90000000\0"	\
395 	"ramdisk_addr_r=0xa0000000\0"	\
396 	"load_addr=0xa0000000\0"	\
397 	"kernel_size=0x2800000\0"	\
398 	"kernel_addr_sd=0x8000\0"	\
399 	"kernel_size_sd=0x14000\0"	\
400 	"kernelhdr_addr_sd=0x4000\0"		\
401 	"kernelhdr_size_sd=0x10\0"		\
402 	BOOTENV				\
403 	"boot_scripts=ls1021atwr_boot.scr\0"	\
404 	"boot_script_hdr=hdr_ls1021atwr_bs.out\0"	\
405 		"scan_dev_for_boot_part="	\
406 			"part list ${devtype} ${devnum} devplist; "	\
407 			"env exists devplist || setenv devplist 1; "	\
408 			"for distro_bootpart in ${devplist}; do "	\
409 			"if fstype ${devtype} "				\
410 				"${devnum}:${distro_bootpart} "		\
411 				"bootfstype; then "			\
412 				"run scan_dev_for_boot; "		\
413 			"fi; "			\
414 		"done\0"			\
415 	"scan_dev_for_boot="				  \
416 		"echo Scanning ${devtype} "		  \
417 				"${devnum}:${distro_bootpart}...; "  \
418 		"for prefix in ${boot_prefixes}; do "	  \
419 			"run scan_dev_for_scripts; "	  \
420 		"done;"					  \
421 		"\0"					  \
422 	"boot_a_script="				  \
423 		"load ${devtype} ${devnum}:${distro_bootpart} "  \
424 			"${scriptaddr} ${prefix}${script}; "    \
425 		"env exists secureboot && load ${devtype} "     \
426 			"${devnum}:${distro_bootpart} "		\
427 			"${scripthdraddr} ${prefix}${boot_script_hdr} " \
428 			"&& esbc_validate ${scripthdraddr};"    \
429 		"source ${scriptaddr}\0"	  \
430 	"qspi_bootcmd=echo Trying load from qspi..;"	\
431 		"sf probe && sf read $load_addr "	\
432 		"$kernel_addr $kernel_size; env exists secureboot "	\
433 		"&& sf read $kernelheader_addr_r $kernelheader_addr "	\
434 		"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
435 		"bootm $load_addr#$board\0" \
436 	"nor_bootcmd=echo Trying load from nor..;"	\
437 		"cp.b $kernel_addr $load_addr "		\
438 		"$kernel_size; env exists secureboot "	\
439 		"&& cp.b $kernelheader_addr $kernelheader_addr_r "	\
440 		"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
441 		"bootm $load_addr#$board\0"	\
442 	"sd_bootcmd=echo Trying load from SD ..;"       \
443 		"mmcinfo && mmc read $load_addr "	\
444 		"$kernel_addr_sd $kernel_size_sd && "	\
445 		"env exists secureboot && mmc read $kernelheader_addr_r "		\
446 		"$kernelhdr_addr_sd $kernelhdr_size_sd "		\
447 		" && esbc_validate ${kernelheader_addr_r};"	\
448 		"bootm $load_addr#$board\0"
449 #endif
450 
451 #undef CONFIG_BOOTCOMMAND
452 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
453 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd"	\
454 			   "env exists secureboot && esbc_halt"
455 #elif defined(CONFIG_SD_BOOT)
456 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "	\
457 			   "env exists secureboot && esbc_halt;"
458 #else
459 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;"	\
460 			   "env exists secureboot && esbc_halt;"
461 #endif
462 
463 /*
464  * Miscellaneous configurable options
465  */
466 
467 #define CONFIG_SYS_MEMTEST_START	0x80000000
468 #define CONFIG_SYS_MEMTEST_END		0x9fffffff
469 
470 #define CONFIG_SYS_LOAD_ADDR		0x82000000
471 
472 #define CONFIG_LS102XA_STREAM_ID
473 
474 #define CONFIG_SYS_INIT_SP_OFFSET \
475 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
476 #define CONFIG_SYS_INIT_SP_ADDR \
477 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
478 
479 #ifdef CONFIG_SPL_BUILD
480 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
481 #else
482 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
483 #endif
484 
485 #define CONFIG_SYS_QE_FW_ADDR     0x60940000
486 
487 /*
488  * Environment
489  */
490 #define CONFIG_ENV_OVERWRITE
491 
492 #if defined(CONFIG_SD_BOOT)
493 #define CONFIG_ENV_OFFSET		0x300000
494 #define CONFIG_SYS_MMC_ENV_DEV		0
495 #define CONFIG_ENV_SIZE			0x20000
496 #elif defined(CONFIG_QSPI_BOOT)
497 #define CONFIG_ENV_SIZE			0x2000
498 #define CONFIG_ENV_OFFSET		0x300000
499 #define CONFIG_ENV_SECT_SIZE		0x10000
500 #else
501 #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x300000)
502 #define CONFIG_ENV_SIZE			0x20000
503 #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
504 #endif
505 
506 #include <asm/fsl_secure_boot.h>
507 #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
508 
509 #endif
510