xref: /openbmc/u-boot/include/configs/lager.h (revision 001646c478429f7ee1e9a4aff667ad9ed3bc4ee4)
1  /*
2   * include/configs/lager.h
3   *     This file is lager board configuration.
4   *
5   * Copyright (C) 2013, 2014 Renesas Electronics Corporation
6   *
7   * SPDX-License-Identifier: GPL-2.0
8   */
9  
10  #ifndef __LAGER_H
11  #define __LAGER_H
12  
13  #undef DEBUG
14  #define CONFIG_R8A7790
15  #define CONFIG_RMOBILE_BOARD_STRING "Lager"
16  
17  #include "rcar-gen2-common.h"
18  
19  #if defined(CONFIG_RMOBILE_EXTRAM_BOOT)
20  #define CONFIG_SYS_TEXT_BASE	0xB0000000
21  #else
22  #define CONFIG_SYS_TEXT_BASE	0xE8080000
23  #endif
24  
25  /* STACK */
26  #if defined(CONFIGF_RMOBILE_EXTRAM_BOOT)
27  #define CONFIG_SYS_INIT_SP_ADDR		0xB003FFFC
28  #else
29  #define CONFIG_SYS_INIT_SP_ADDR		0xE827FFFC
30  #endif
31  #define STACK_AREA_SIZE			0xC000
32  #define LOW_LEVEL_MERAM_STACK	\
33  		(CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
34  
35  /* MEMORY */
36  #define RCAR_GEN2_SDRAM_BASE		0x40000000
37  #define RCAR_GEN2_SDRAM_SIZE		(2048u * 1024 * 1024)
38  #define RCAR_GEN2_UBOOT_SDRAM_SIZE	(512 * 1024 * 1024)
39  
40  /* SCIF */
41  #define CONFIG_SCIF_CONSOLE
42  #define CONFIG_CONS_SCIF0
43  #define CONFIG_SCIF_USE_EXT_CLK
44  
45  /* SPI */
46  #define CONFIG_SPI
47  #define CONFIG_SPI_FLASH_BAR
48  #define CONFIG_SH_QSPI
49  #define CONFIG_SPI_FLASH
50  #define CONFIG_SPI_FLASH_SPANSION
51  #define CONFIG_SYS_NO_FLASH
52  
53  /* SH Ether */
54  #define	CONFIG_NET_MULTI
55  #define CONFIG_SH_ETHER
56  #define CONFIG_SH_ETHER_USE_PORT	0
57  #define CONFIG_SH_ETHER_PHY_ADDR	0x1
58  #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
59  #define CONFIG_SH_ETHER_ALIGNE_SIZE	64
60  #define CONFIG_SH_ETHER_CACHE_WRITEBACK
61  #define CONFIG_SH_ETHER_CACHE_INVALIDATE
62  #define CONFIG_PHYLIB
63  #define CONFIG_PHY_MICREL
64  #define CONFIG_BITBANGMII
65  #define CONFIG_BITBANGMII_MULTI
66  
67  /* I2C */
68  #define CONFIG_SYS_I2C
69  #define CONFIG_SYS_I2C_RCAR
70  #define CONFIG_SYS_RCAR_I2C0_SPEED	400000
71  #define CONFIG_SYS_RCAR_I2C1_SPEED	400000
72  #define CONFIG_SYS_RCAR_I2C2_SPEED	400000
73  #define CONFIG_SYS_RCAR_I2C3_SPEED	400000
74  #define CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS	4
75  
76  #define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
77  
78  /* Board Clock */
79  #define RMOBILE_XTAL_CLK	20000000u
80  #define CONFIG_SYS_CLK_FREQ	RMOBILE_XTAL_CLK
81  #define CONFIG_SH_TMU_CLK_FREQ	(CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
82  #define CONFIG_PLL1_CLK_FREQ	(CONFIG_SYS_CLK_FREQ * 156 / 2)
83  #define CONFIG_PLL1_DIV2_CLK_FREQ	(CONFIG_PLL1_CLK_FREQ / 2)
84  #define CONFIG_MP_CLK_FREQ	(CONFIG_PLL1_DIV2_CLK_FREQ / 15)
85  #define CONFIG_HP_CLK_FREQ	(CONFIG_PLL1_CLK_FREQ / 12)
86  #define CONFIG_SH_SCIF_CLK_FREQ	14745600 /* External Clock */
87  
88  #define CONFIG_SYS_TMU_CLK_DIV	4
89  
90  /* USB */
91  #define CONFIG_USB_EHCI
92  #define CONFIG_USB_EHCI_RMOBILE
93  #define CONFIG_USB_MAX_CONTROLLER_COUNT	3
94  #define CONFIG_USB_STORAGE
95  
96  /* MMC */
97  #define CONFIG_MMC
98  #define CONFIG_CMD_MMC
99  #define CONFIG_GENERIC_MMC
100  
101  #define CONFIG_SH_MMCIF
102  #define CONFIG_SH_MMCIF_ADDR		0xEE220000
103  #define CONFIG_SH_MMCIF_CLK		97500000
104  
105  /* Module stop status bits */
106  /* INTC-RT */
107  #define CONFIG_SMSTP0_ENA	0x00400000
108  /* MSIF */
109  #define CONFIG_SMSTP2_ENA	0x00002000
110  /* INTC-SYS, IRQC */
111  #define CONFIG_SMSTP4_ENA	0x00000180
112  /* SCIF0 */
113  #define CONFIG_SMSTP7_ENA	0x00200000
114  
115  #endif	/* __LAGER_H */
116