1 /* 2 * Copyright (C) 2013 Samsung Electronics 3 * 4 * Configuration settings for the SAMSUNG EXYNOS5 board. 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_EXYNOS5_COMMON_H 10 #define __CONFIG_EXYNOS5_COMMON_H 11 12 #define CONFIG_EXYNOS5 /* Exynos5 Family */ 13 14 #include "exynos-common.h" 15 16 #define CONFIG_EXYNOS_SPL 17 18 #ifdef FTRACE 19 #define CONFIG_TRACE 20 #define CONFIG_CMD_TRACE 21 #define CONFIG_TRACE_BUFFER_SIZE (16 << 20) 22 #define CONFIG_TRACE_EARLY_SIZE (8 << 20) 23 #define CONFIG_TRACE_EARLY 24 #define CONFIG_TRACE_EARLY_ADDR 0x50000000 25 #endif 26 27 /* Enable ACE acceleration for SHA1 and SHA256 */ 28 #define CONFIG_EXYNOS_ACE_SHA 29 #define CONFIG_SHA_HW_ACCEL 30 31 /* Power Down Modes */ 32 #define S5P_CHECK_SLEEP 0x00000BAD 33 #define S5P_CHECK_DIDLE 0xBAD00000 34 #define S5P_CHECK_LPA 0xABAD0000 35 36 /* Offset for inform registers */ 37 #define INFORM0_OFFSET 0x800 38 #define INFORM1_OFFSET 0x804 39 #define INFORM2_OFFSET 0x808 40 #define INFORM3_OFFSET 0x80c 41 42 /* select serial console configuration */ 43 #define CONFIG_BAUDRATE 115200 44 #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000 45 46 #define CONFIG_CMD_HASH 47 48 /* Thermal Management Unit */ 49 #define CONFIG_EXYNOS_TMU 50 #define CONFIG_CMD_DTT 51 #define CONFIG_TMU_CMD_DTT 52 53 /* MMC SPL */ 54 #define COPY_BL2_FNPTR_ADDR 0x02020030 55 #define CONFIG_SUPPORT_EMMC_BOOT 56 57 /* specific .lds file */ 58 #define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds" 59 60 /* Boot Argument Buffer Size */ 61 /* memtest works on */ 62 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 63 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000) 64 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000) 65 66 #define CONFIG_RD_LVL 67 68 #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE 69 #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE 70 #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE) 71 #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE 72 #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE)) 73 #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE 74 #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE)) 75 #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE 76 #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE)) 77 #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE 78 #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE)) 79 #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE 80 #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE)) 81 #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE 82 #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE)) 83 #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE 84 85 #define CONFIG_SYS_MONITOR_BASE 0x00000000 86 87 #define CONFIG_SYS_MMC_ENV_DEV 0 88 89 #define CONFIG_SECURE_BL1_ONLY 90 91 /* Secure FW size configuration */ 92 #ifdef CONFIG_SECURE_BL1_ONLY 93 #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */ 94 #else 95 #define CONFIG_SEC_FW_SIZE 0 96 #endif 97 98 /* Configuration of BL1, BL2, ENV Blocks on mmc */ 99 #define CONFIG_RES_BLOCK_SIZE (512) 100 #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/ 101 #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */ 102 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */ 103 104 #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE) 105 #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE) 106 107 /* U-Boot copy size from boot Media to DRAM.*/ 108 #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512) 109 #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512) 110 111 #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058 112 #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE) 113 114 /* I2C */ 115 #define CONFIG_SYS_I2C_S3C24X0 116 #define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */ 117 #define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0 118 119 /* SPI */ 120 #ifdef CONFIG_SPI_FLASH 121 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 122 #define CONFIG_SF_DEFAULT_SPEED 50000000 123 #endif 124 125 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH 126 #define CONFIG_ENV_SPI_MODE SPI_MODE_0 127 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE 128 #define CONFIG_ENV_SPI_BUS 1 129 #define CONFIG_ENV_SPI_MAX_HZ 50000000 130 #endif 131 132 /* Ethernet Controllor Driver */ 133 #ifdef CONFIG_CMD_NET 134 #define CONFIG_SMC911X 135 #define CONFIG_SMC911X_BASE 0x5000000 136 #define CONFIG_SMC911X_16_BIT 137 #define CONFIG_ENV_SROM_BANK 1 138 #endif /*CONFIG_CMD_NET*/ 139 140 /* SHA hashing */ 141 #define CONFIG_CMD_HASH 142 #define CONFIG_HASH_VERIFY 143 #define CONFIG_SHA1 144 #define CONFIG_SHA256 145 146 /* Enable Time Command */ 147 148 /* USB */ 149 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 150 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 151 152 #define CONFIG_USB_HOST_ETHER 153 #define CONFIG_USB_ETHER_ASIX 154 #define CONFIG_USB_ETHER_SMSC95XX 155 #define CONFIG_USB_ETHER_RTL8152 156 157 /* USB boot mode */ 158 #define CONFIG_USB_BOOTING 159 #define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070 160 #define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002 161 #define EXYNOS_IRAM_SECONDARY_BASE 0x02020018 162 163 #define BOOT_TARGET_DEVICES(func) \ 164 func(MMC, mmc, 1) \ 165 func(MMC, mmc, 0) \ 166 func(PXE, pxe, na) \ 167 func(DHCP, dhcp, na) 168 169 #include <config_distro_bootcmd.h> 170 171 #ifndef MEM_LAYOUT_ENV_SETTINGS 172 /* 2GB RAM, bootm size of 256M, load scripts after that */ 173 #define MEM_LAYOUT_ENV_SETTINGS \ 174 "bootm_size=0x10000000\0" \ 175 "kernel_addr_r=0x42000000\0" \ 176 "fdt_addr_r=0x43000000\0" \ 177 "ramdisk_addr_r=0x43300000\0" \ 178 "scriptaddr=0x50000000\0" \ 179 "pxefile_addr_r=0x51000000\0" 180 #endif 181 182 #ifndef EXYNOS_DEVICE_SETTINGS 183 #define EXYNOS_DEVICE_SETTINGS \ 184 "stdin=serial\0" \ 185 "stdout=serial\0" \ 186 "stderr=serial\0" 187 #endif 188 189 #ifndef EXYNOS_FDTFILE_SETTING 190 #define EXYNOS_FDTFILE_SETTING 191 #endif 192 193 #define CONFIG_EXTRA_ENV_SETTINGS \ 194 EXYNOS_DEVICE_SETTINGS \ 195 EXYNOS_FDTFILE_SETTING \ 196 MEM_LAYOUT_ENV_SETTINGS \ 197 BOOTENV 198 199 #endif /* __CONFIG_EXYNOS5_COMMON_H */ 200